DE2843791C2 - - Google Patents

Info

Publication number
DE2843791C2
DE2843791C2 DE19782843791 DE2843791A DE2843791C2 DE 2843791 C2 DE2843791 C2 DE 2843791C2 DE 19782843791 DE19782843791 DE 19782843791 DE 2843791 A DE2843791 A DE 2843791A DE 2843791 C2 DE2843791 C2 DE 2843791C2
Authority
DE
Germany
Prior art keywords
decoder circuit
operating potential
signal
gate
field effect
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
DE19782843791
Other languages
German (de)
English (en)
Other versions
DE2843791A1 (de
Inventor
Heinz Peter 8025 Unterhaching De Heller
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Siemens AG
Original Assignee
Siemens AG
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Siemens AG filed Critical Siemens AG
Priority to DE19782843791 priority Critical patent/DE2843791A1/de
Publication of DE2843791A1 publication Critical patent/DE2843791A1/de
Application granted granted Critical
Publication of DE2843791C2 publication Critical patent/DE2843791C2/de
Granted legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/02Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
    • H03K19/08Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices
    • H03K19/094Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices using field-effect transistors
    • H03K19/096Synchronous circuits, i.e. using clock signals
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/401Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
    • G11C11/4063Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
    • G11C11/407Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
    • G11C11/408Address circuits
    • G11C11/4087Address decoders, e.g. bit - or word line decoders; Multiple line decoders
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C5/00Details of stores covered by group G11C11/00
    • G11C5/14Power supply arrangements, e.g. power down, chip selection or deselection, layout of wirings or power grids, or multiple supply levels
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C8/00Arrangements for selecting an address in a digital store
    • G11C8/10Decoders

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Computer Hardware Design (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Computing Systems (AREA)
  • General Engineering & Computer Science (AREA)
  • Mathematical Physics (AREA)
  • Static Random-Access Memory (AREA)
  • Compression, Expansion, Code Conversion, And Decoders (AREA)
  • Logic Circuits (AREA)
DE19782843791 1978-10-06 1978-10-06 Monolithisch integrierte verknuepfungsschaltung aus feldeffekttransistoren Granted DE2843791A1 (de)

Priority Applications (1)

Application Number Priority Date Filing Date Title
DE19782843791 DE2843791A1 (de) 1978-10-06 1978-10-06 Monolithisch integrierte verknuepfungsschaltung aus feldeffekttransistoren

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
DE19782843791 DE2843791A1 (de) 1978-10-06 1978-10-06 Monolithisch integrierte verknuepfungsschaltung aus feldeffekttransistoren

Publications (2)

Publication Number Publication Date
DE2843791A1 DE2843791A1 (de) 1980-04-17
DE2843791C2 true DE2843791C2 (cs) 1987-11-05

Family

ID=6051643

Family Applications (1)

Application Number Title Priority Date Filing Date
DE19782843791 Granted DE2843791A1 (de) 1978-10-06 1978-10-06 Monolithisch integrierte verknuepfungsschaltung aus feldeffekttransistoren

Country Status (1)

Country Link
DE (1) DE2843791A1 (cs)

Also Published As

Publication number Publication date
DE2843791A1 (de) 1980-04-17

Similar Documents

Publication Publication Date Title
DE69216142T2 (de) Vereinfachte Ausgangspufferschaltung mit niedriger Störspannung
DE3688088T2 (de) Integrierte halbleiterschaltung.
DE2544974C3 (de) Schaltkreis zur Realisierung logischer Funktionen
DE2625007C3 (de) Adressenpufferschaltung für Halbleiterspeicher
DE1462952A1 (de) Schaltungsanordnung zur Realisierung logischer Funktionen
DE2721851A1 (de) Verriegelnder leseverstaerker fuer halbleiterspeicheranordnungen
DE2853204A1 (de) Transistorschaltung
DE2708702A1 (de) Selektionstreiberschaltung
DE2140305B2 (de) Statisches Schieberegister
DE4236072A1 (de) Treiberschaltung zur erzeugung digitaler ausgangssignale
DE4131237C2 (de) Ausgangsschaltung
DE3526521C2 (cs)
DE2842690A1 (de) Mos-festwertspeicher
DE3108342A1 (de) Dynamische schieberegisterschaltung
DE2843791C2 (cs)
DE69131532T2 (de) Schaltung zum Ansteuern einer schwebenden Schaltung mit einem digitalen Signal
EP0054338B1 (de) Verknüpfungsschaltung in 2-Phasen-MOS-Technik
DE2355408A1 (de) Logische schaltung
DE2840329A1 (de) Adresspuffer fuer einen mos-speicherbaustein
DE2851825C2 (de) Integrierte Halbleiterschaltung mit MIS-Feldeffekttransistoren
DE68910996T2 (de) Integrierte Speicherschaltung mit einem Hochspannungsschalter zwischen einem Programmierspannungsgenerator und einem löschbaren, programmierbaren Speicher, Hochspannungsschalter geeignet für Anwendung in einer derartigen Speicherschaltung.
DE69127426T2 (de) Halbleiter-Dekodierungsvorrichtung mit einem MOSFET zur Entladung eines Ausgangsanschlusses
DE2032318A1 (de) Feldeffekttransistor Schieberegister stufe
DE2052519C3 (de) Logische Schaltung
DE19816446B4 (de) Integrierte Schaltung

Legal Events

Date Code Title Description
8110 Request for examination paragraph 44
D2 Grant after examination
8363 Opposition against the patent
8365 Fully valid after opposition proceedings
8339 Ceased/non-payment of the annual fee