DE2843791C2 - - Google Patents
Info
- Publication number
- DE2843791C2 DE2843791C2 DE19782843791 DE2843791A DE2843791C2 DE 2843791 C2 DE2843791 C2 DE 2843791C2 DE 19782843791 DE19782843791 DE 19782843791 DE 2843791 A DE2843791 A DE 2843791A DE 2843791 C2 DE2843791 C2 DE 2843791C2
- Authority
- DE
- Germany
- Prior art keywords
- decoder circuit
- operating potential
- signal
- gate
- field effect
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
- 230000005669 field effect Effects 0.000 claims description 34
- 230000000694 effects Effects 0.000 claims description 3
- 230000009471 action Effects 0.000 description 3
- 238000010586 diagram Methods 0.000 description 2
- 239000004065 semiconductor Substances 0.000 description 2
- 238000003860 storage Methods 0.000 description 2
- 230000004913 activation Effects 0.000 description 1
- 230000006399 behavior Effects 0.000 description 1
- 230000008901 benefit Effects 0.000 description 1
- 238000004891 communication Methods 0.000 description 1
- 150000001875 compounds Chemical class 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 238000007599 discharging Methods 0.000 description 1
- 238000009826 distribution Methods 0.000 description 1
- 230000009977 dual effect Effects 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 230000006872 improvement Effects 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 238000000034 method Methods 0.000 description 1
- 230000003071 parasitic effect Effects 0.000 description 1
- 230000000737 periodic effect Effects 0.000 description 1
- 230000008569 process Effects 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 230000003068 static effect Effects 0.000 description 1
- 238000012549 training Methods 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/02—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
- H03K19/08—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices
- H03K19/094—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices using field-effect transistors
- H03K19/096—Synchronous circuits, i.e. using clock signals
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/408—Address circuits
- G11C11/4087—Address decoders, e.g. bit - or word line decoders; Multiple line decoders
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C5/00—Details of stores covered by group G11C11/00
- G11C5/14—Power supply arrangements, e.g. power down, chip selection or deselection, layout of wirings or power grids, or multiple supply levels
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C8/00—Arrangements for selecting an address in a digital store
- G11C8/10—Decoders
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Computing Systems (AREA)
- General Engineering & Computer Science (AREA)
- Mathematical Physics (AREA)
- Static Random-Access Memory (AREA)
- Compression, Expansion, Code Conversion, And Decoders (AREA)
- Logic Circuits (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| DE19782843791 DE2843791A1 (de) | 1978-10-06 | 1978-10-06 | Monolithisch integrierte verknuepfungsschaltung aus feldeffekttransistoren |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| DE19782843791 DE2843791A1 (de) | 1978-10-06 | 1978-10-06 | Monolithisch integrierte verknuepfungsschaltung aus feldeffekttransistoren |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| DE2843791A1 DE2843791A1 (de) | 1980-04-17 |
| DE2843791C2 true DE2843791C2 (cs) | 1987-11-05 |
Family
ID=6051643
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| DE19782843791 Granted DE2843791A1 (de) | 1978-10-06 | 1978-10-06 | Monolithisch integrierte verknuepfungsschaltung aus feldeffekttransistoren |
Country Status (1)
| Country | Link |
|---|---|
| DE (1) | DE2843791A1 (cs) |
-
1978
- 1978-10-06 DE DE19782843791 patent/DE2843791A1/de active Granted
Also Published As
| Publication number | Publication date |
|---|---|
| DE2843791A1 (de) | 1980-04-17 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| DE69216142T2 (de) | Vereinfachte Ausgangspufferschaltung mit niedriger Störspannung | |
| DE3688088T2 (de) | Integrierte halbleiterschaltung. | |
| DE2544974C3 (de) | Schaltkreis zur Realisierung logischer Funktionen | |
| DE2625007C3 (de) | Adressenpufferschaltung für Halbleiterspeicher | |
| DE1462952A1 (de) | Schaltungsanordnung zur Realisierung logischer Funktionen | |
| DE2721851A1 (de) | Verriegelnder leseverstaerker fuer halbleiterspeicheranordnungen | |
| DE2853204A1 (de) | Transistorschaltung | |
| DE2708702A1 (de) | Selektionstreiberschaltung | |
| DE2140305B2 (de) | Statisches Schieberegister | |
| DE4236072A1 (de) | Treiberschaltung zur erzeugung digitaler ausgangssignale | |
| DE4131237C2 (de) | Ausgangsschaltung | |
| DE3526521C2 (cs) | ||
| DE2842690A1 (de) | Mos-festwertspeicher | |
| DE3108342A1 (de) | Dynamische schieberegisterschaltung | |
| DE2843791C2 (cs) | ||
| DE69131532T2 (de) | Schaltung zum Ansteuern einer schwebenden Schaltung mit einem digitalen Signal | |
| EP0054338B1 (de) | Verknüpfungsschaltung in 2-Phasen-MOS-Technik | |
| DE2355408A1 (de) | Logische schaltung | |
| DE2840329A1 (de) | Adresspuffer fuer einen mos-speicherbaustein | |
| DE2851825C2 (de) | Integrierte Halbleiterschaltung mit MIS-Feldeffekttransistoren | |
| DE68910996T2 (de) | Integrierte Speicherschaltung mit einem Hochspannungsschalter zwischen einem Programmierspannungsgenerator und einem löschbaren, programmierbaren Speicher, Hochspannungsschalter geeignet für Anwendung in einer derartigen Speicherschaltung. | |
| DE69127426T2 (de) | Halbleiter-Dekodierungsvorrichtung mit einem MOSFET zur Entladung eines Ausgangsanschlusses | |
| DE2032318A1 (de) | Feldeffekttransistor Schieberegister stufe | |
| DE2052519C3 (de) | Logische Schaltung | |
| DE19816446B4 (de) | Integrierte Schaltung |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| 8110 | Request for examination paragraph 44 | ||
| D2 | Grant after examination | ||
| 8363 | Opposition against the patent | ||
| 8365 | Fully valid after opposition proceedings | ||
| 8339 | Ceased/non-payment of the annual fee |