CN107154429A - 鳍状场效应晶体管及其制备方法 - Google Patents

鳍状场效应晶体管及其制备方法 Download PDF

Info

Publication number
CN107154429A
CN107154429A CN201610120577.5A CN201610120577A CN107154429A CN 107154429 A CN107154429 A CN 107154429A CN 201610120577 A CN201610120577 A CN 201610120577A CN 107154429 A CN107154429 A CN 107154429A
Authority
CN
China
Prior art keywords
layer
finfet
those
groove
preparation
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
CN201610120577.5A
Other languages
English (en)
Other versions
CN107154429B (zh
Inventor
肖德元
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Zing Semiconductor Corp
Original Assignee
Zing Semiconductor Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Zing Semiconductor Corp filed Critical Zing Semiconductor Corp
Priority to CN201610120577.5A priority Critical patent/CN107154429B/zh
Priority to TW105118647A priority patent/TWI602265B/zh
Priority to US15/270,966 priority patent/US9647067B1/en
Publication of CN107154429A publication Critical patent/CN107154429A/zh
Application granted granted Critical
Publication of CN107154429B publication Critical patent/CN107154429B/zh
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/10Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode not carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
    • H01L29/1025Channel region of field-effect devices
    • H01L29/1029Channel region of field-effect devices of field-effect transistors
    • H01L29/1033Channel region of field-effect devices of field-effect transistors with insulated gate, e.g. characterised by the length, the width, the geometric contour or the doping structure
    • H01L29/1054Channel region of field-effect devices of field-effect transistors with insulated gate, e.g. characterised by the length, the width, the geometric contour or the doping structure with a variation of the composition, e.g. channel with strained layer for increasing the mobility
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/0603Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/12Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/22Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only AIIBVI compounds
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66787Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel
    • H01L29/66795Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/785Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • H01L29/7851Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET with the body tied to the substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/785Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • H01L29/7853Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET the body having a non-rectangular crossection
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/785Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • H01L29/7853Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET the body having a non-rectangular crossection
    • H01L29/7854Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET the body having a non-rectangular crossection with rounded corners

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Ceramic Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • Insulated Gate Type Field-Effect Transistor (AREA)
  • Element Separation (AREA)

Abstract

本发明提供一种鳍状场效应晶体管及其制备方法,其中,鳍状场效应晶体管由两道选择性蚀刻程序形成沟道,鳍状场效应晶体管包括衬底、浅沟槽隔离(STI)层、缓冲层、III-V族材料、高介电常数介电层及导电材料。STI层形成于该衬底上,该STI层具有沟槽,缓冲层形成于该沟槽中的该衬底上,III-V族材料形成于该缓冲层上,且该III-V族材料具有多个垂直堆栈碗形的截面形状,高介电常数介电层形成于该STI层的上表面和该III-V族材料周围,导电材料形成于该高介电常数介电层的周围,以作为栅极。

Description

鳍状场效应晶体管及其制备方法
技术领域
本发明涉及半导体制造技术领域,尤其涉及一种鳍状场效应晶体管及其制备方法。
背景技术
III-V族半导体材料,例如砷化镓(GaAs)及砷化铟(InAs)具有较高的电子迁移率,因此用以传导较高的驱动电流。III-V族金属氧化半导体场效应晶体管(III-V MOSFET)的效能已证实具有显著的提升,并达到低栅极漏电流、高沟道迁移率及高驱动电流。于是,制造具有III-V族材料的高效能MOSFETs是可行的。
互补式金氧半导体(CMOS)的微小化衍生出许多物理上的限制以及问题,因此三维的鳍状场效应晶体管(FinFET)器件结构为一种具前景的替代,使晶体管的尺寸缩小化超越10纳米的技术节点。FinFET结构可优越地控制短沟道效应,然而,III-V FinFET的驱动电流仍须改善。
发明内容
本发明的目的在于,提供一种鳍状场效应晶体管及其制备方法。
为解决上述技术问题,本发明一种鳍状场效应晶体管的制备方法,包括:提供衬底;沉积浅沟槽隔离(STI)层于该衬底上;沉积多个含氧介电层和多个绝缘层的交替层于该STI层上;经由第一道蚀刻程序形成沟槽,该沟槽连通于该STI层和该些含氧介电层和该些绝缘层的该交替层;经由第二道蚀刻程序选择性蚀刻该沟槽的内侧壁的该交替层中的该些绝缘层,使该沟槽的该内侧壁具有多个垂直堆栈碗形的截面形状;选择性外延生长缓冲层于该沟槽中的该衬底上;选择性外延生长III-V族材料于该沟槽中的该缓冲层上;选择性移除该些含氧介电层和该些绝缘层的该交替层;沉积高介电常数介电层于该STI层的上表面和该III-V族材料的周围;及沉积导电材料于该高介电常数介电层的周围,以形成栅极。
根据一实施例,沉积该浅沟槽隔离(STI)层于该衬底上的步骤包括:该STI层的厚度介于10至100纳米之间。
根据一实施例,沉积该些含氧介电层和该些绝缘层的该交替层于该STI层的步骤包括:该些含氧介电层的材料为二氧化硅(SiO2)、氟氧化硅(SiOF)、氮氧化硅(SiON)、或其组合。
根据一实施例,沉积该些含氧介电层和该些绝缘层的该交替层于该STI层的步骤包括:该些含氧介电层的厚度分别为介于2至10纳米之间。
根据一实施例,沉积该些含氧介电层和该些绝缘层的该交替层于该STI层的步骤包括:该些绝缘层的材料为磷硅酸盐玻璃(PSG)、硼硅酸盐玻璃(BSG)、硼磷硅酸盐玻璃(BPSG)、或其组合。
根据一实施例,沉积该些含氧介电层和该些绝缘层的该交替层于该STI层的步骤包括:该些绝缘层的厚度分别为介于5至10纳米之间。
根据一实施例,选择性外延生长该缓冲层于该沟槽中的该衬底上的步骤包括:该缓冲层的材料为砷化镓(GaAs)或硅锗(SiGe)。
根据一实施例,选择性外延生长该缓冲层于该沟槽中的该衬底上的步骤包括:该缓冲层的厚度介于10至100纳米之间。
根据一实施例,选择性外延生长该III-V族材料于该沟槽中的该缓冲层上的步骤包括:该III-V族材料为砷化铟镓(InGaAs)、砷化铟(InAs)或锑化铟(InSb)。
根据一实施例,经由该第一道蚀刻程序形成该沟槽的步骤包括:该第一道蚀刻程序为采用干式蚀刻法。
根据一实施例,经由该第二道蚀刻程序选择性蚀刻该沟槽的内侧壁的该交替层中的该些绝缘层的步骤包括:该第二道蚀刻程序为采用湿式蚀刻法。
相应的,本发明还提供一种鳍状场效应晶体管,该鳍状场效应晶体管包括:衬底;浅沟槽隔离(STI)层,形成于该衬底上,该STI层具有沟槽;缓冲层,形成于该沟槽中的该衬底上;III-V族材料,形成于该缓冲层上,且该III-V族材料具有多个垂直堆栈碗形的截面形状;高介电常数介电层,形成于该STI层的上表面和该III-V族材料周围;及导电材料,形成于该高介电常数介电层的周围,以作为栅极。
本发明提供的鳍状场效应晶体管,采用两次选择性蚀刻与两次选择性外延生长以形成多个垂直堆栈碗形的III-V族鳍状结构,不仅可简化制程,亦可以实现具高迁移率的沟道。
附图说明
图1为本发明一实施例中制备鳍状场效应晶体管的方法流程图;
图2为本发明一实施例中STI层与交错层形成于衬底上的剖面结构示意图;
图3为本发明一实施例中于连通于STI层和多个含氧介电层和多个绝缘层的交替层的沟槽的剖面结构示意图;
图4为本发明一实施例中具有多个垂直堆栈碗形的截面形状的沟槽的剖面结构示意图;
图5为本发明一实施例中缓冲层形成于沟槽中的衬底上的剖面结构示意图;
图6为本发明一实施例中III-V族材料形成于沟槽中的缓冲层上的剖面结构示意图;
图7为本发明一实施例中选择性移除多个含氧介电层和多个绝缘层的交替层的剖面结构示意图;
图8为本发明一实施例中沉积高介电常数介电层于STI层的上表面和III-V族材料的周围的剖面结构示意图;
图9为本发明一实施例中沉积导电材料于高介电常数介电层的周围的剖面结构示意图。
具体实施方式
下面将结合示意图对本发明的鳍状场效应晶体管及其制备方法进行更详细的描述,其中表示了本发明的较佳实施例,应该理解本领域技术人员可以修改在此描述的本发明,而仍然实现本发明的有利效果。因此,下列描述应当被理解为对于本领域技术人员的广泛知道,而并不作为对本发明的限制。
下文结合附图对本发明的鳍状场效应晶体管及其制备方法,图1为制备鳍状场效应晶体管的方法流程图,图2~图9为各步骤中的结构示意图,其制备过程包括如下步骤:
执行步骤S1,参考图2所示,提供一衬底100。根据一实施例,衬底100为单晶硅衬底。
执行步骤S2,再次参考图2所示,沉积浅沟槽隔离(STI)层120于衬底100上。根据一实施例,STI层120为二氧化硅。根据一实施例,STI层120的厚度介于10至100纳米之间。
执行步骤S3,再次参考图2所示,沉积多个含氧介电层130和多个绝缘层140的交替层150于STI层120上。根据一实施例,含氧介电层130的材料为二氧化硅(SiO2)、氟氧化硅(SiOF)、氮氧化硅(SiON)、或其组合。根据一实施例,每一层含氧介电层130的厚度为介于2至10纳米之间。根据一实施例,绝缘层140的材料为磷硅酸盐玻璃(PSG)、硼硅酸盐玻璃(BSG)、硼磷硅酸盐玻璃(BPSG)、或其组合。根据一实施例,每一层绝缘层140的厚度为介于5至10纳米之间。根据一实施例,步骤S2与S3分别采用化学气相沉积(CVD)、金属有机物化学气相沉积(MOCVD)、分子束外延(MBE)或原子层沉积(ALD)等方式沉积STI层120、含氧介电层130与绝缘层140。
执行步骤S4,参考图3所示,经由第一道蚀刻程序形成一沟槽210,沟槽210连通于STI层120和多个含氧介电层130和多个绝缘层140的交替层150。根据一实施例,第一道蚀刻程序为采用干式蚀刻法,且采用的气体为Cl2和Ar的混合气体,然不以此为限。
执行步骤S5,参考图4所示,经由第二道蚀刻程序选择性蚀刻沟槽210的内侧壁220的交替层150中的多个绝缘层140,使沟槽210的内侧壁220具有多个垂直堆栈碗形的截面形状。根据一实施例,第二道蚀刻程序为采用湿式蚀刻法,且使用的溶液为NH3和H2O的混合溶液、KOH溶液或者是TMAH溶液(羟化四甲铵,tetramethylazanium hydroxide)。
执行步骤S6,参考图5所示,选择性外延生长缓冲层300于沟槽210中的衬底100上。根据一实施例,缓冲层300的材料为砷化镓(GaAs)或硅锗(SiGe)。根据一实施例,缓冲层300的厚度大致与STI层120的厚度相同,也就是介于10至100纳米之间。
执行步骤S7,参考图6所示,选择性外延生长III-V族材料400于沟槽210中的缓冲层300上。根据一实施例,III-V族材料400填满缓冲层300上的沟槽210。根据一实施例,III-V族材料400为砷化铟镓(InGaAs)、砷化铟(InAs)或锑化铟(InSb)。
执行步骤S8,参考图7所示,选择性移除多个含氧介电层130和多个绝缘层140的交替层150,使III-V族材料400暴露于STI层120上。
执行步骤S9,参考图8所示,沉积高介电常数(high-K)介电层500于STI层120的上表面和III-V族材料400的周围。根据一实施例,高介电常数介电层500之介电材料,例如TiO2、HfO2、ZrO2等等。
执行步骤S10,参考图9所示,沉积导电材料600于高介电常数介电层500的周围,以形成栅极。根据一实施例,采用微影与蚀刻技术以图案化定义栅极。根据一实施例,步骤S9与S10分别采用化学气相沉积(CVD)、金属有机物化学气相沉积(MOCVD)、分子束外延(MBE)或原子层沉积(ALD)等方式沉积高介电常数介电层500与导电材料600。根据一实施例,执行步骤S10之后,外延生长或植入源极/漏极材料于衬底100上,以作为鳍状场效应晶体管的源极/漏极。
再次参考图9,藉由上述方法步骤,本发明提供一种鳍状场效应晶体管1,包括衬底100、浅沟槽隔离(STI)层120、缓冲层300、III-V族材料400、高介电常数介电层500及导电材料600。STI层120形成于衬底100上,STI层120具有沟槽210′。缓冲层300形成于沟槽210′中的衬底100上。III-V族材料400形成于缓冲层300上,且III-V族材料400具有多个垂直堆栈碗形的截面形状。高介电常数介电层500形成于STI层120的上表面和III-V族材料400的周围。导电材料600形成于高介电常数介电层500的周围,以作为栅极。此外,源极/漏极材料可藉由外延生长或植入于衬底100上,以作为鳍状场效应晶体管1的源极/漏极。
显然,本领域的技术人员可以对本发明进行各种改动和变型而不脱离本发明的精神和范围。这样,倘若本发明的这些修改和变型属于本发明申请专利范围及其等同技术的范围之内,则本发明也意图包含这些改动和变型在内。

Claims (12)

1.一种鳍状场效应晶体管的制备方法,其特征在于,包括:
提供衬底;
沉积浅沟槽隔离层于该衬底上;
沉积多个含氧介电层和多个绝缘层的交替层于该浅沟槽隔离层上;
经由第一道蚀刻程序形成沟槽,该沟槽连通于该浅沟槽隔离层和该些含氧介电层和该些绝缘层的该交替层;
经由第二道蚀刻程序选择性蚀刻该沟槽的内侧壁的该交替层中的该些绝缘层,使该沟槽的该内侧壁具有多个垂直堆栈碗形的截面形状;
选择性外延生长缓冲层于该沟槽中的该衬底上;
选择性外延生长III-V族材料于该沟槽中的该缓冲层上;
选择性移除该些含氧介电层和该些绝缘层的该交替层;
沉积高介电常数介电层于该浅沟槽隔离层的上表面和该III-V族材料的周围;及
沉积导电材料于该高介电常数介电层的周围,以形成栅极。
2.如权利要求1所述的鳍状场效应晶体管的制备方法,其特征在于,沉积该浅沟槽隔离层于该衬底上的步骤包括:该浅沟槽隔离层的厚度介于10至100纳米之间。
3.如权利要求1所述的鳍状场效应晶体管的制备方法,其特征在于,沉积该些含氧介电层和该些绝缘层的该交替层于该浅沟槽隔离层的步骤包括:该些含氧介电层的材料为二氧化硅、氟氧化硅、氮氧化硅、或其组合。
4.如权利要求1所述的鳍状场效应晶体管的制备方法,其特征在于,沉积该些含氧介电层和该些绝缘层的该交替层于该浅沟槽隔离层的步骤包括:该些含氧介电层的厚度分别为介于2至10纳米之间。
5.如权利要求1所述的鳍状场效应晶体管的制备方法,其特征在于,沉积该些含氧介电层和该些绝缘层的该交替层于该浅沟槽隔离层的步骤包括:该些绝缘层的材料为磷硅酸盐玻璃、硼硅酸盐玻璃、硼磷硅酸盐玻璃、或其组合。
6.如权利要求1所述的鳍状场效应晶体管的制备方法,其特征在于,沉积该些含氧介电层和该些绝缘层的该交替层于该浅沟槽隔离层的步骤包括:该些绝缘层的厚度分别为介于5至10纳米之间。
7.如权利要求1所述的鳍状场效应晶体管的制备方法,其特征在于,选择性外延生长该缓冲层于该沟槽中的该衬底上的步骤包括:该缓冲层的材料为砷化镓或硅锗。
8.如权利要求1所述的鳍状场效应晶体管的制备方法,其特征在于,选择性外延生长该缓冲层于该沟槽中的该衬底上的步骤包括:该缓冲层的厚度介于10至100纳米之间。
9.如权利要求1所述的鳍状场效应晶体管的制备方法,其特征在于,选择性外延生长该III-V族材料于该沟槽中的该缓冲层上的步骤包括:该III-V族材料为砷化铟镓、砷化铟或锑化铟。
10.如权利要求1所述的鳍状场效应晶体管的制备方法,其特征在于,经由该第一道蚀刻程序形成该沟槽的步骤包括:该第一道蚀刻程序为采用干式蚀刻法。
11.如权利要求1所述的鳍状场效应晶体管的制备方法,其特征在于,经由该第二道蚀刻程序选择性蚀刻该沟槽的内侧壁的该交替层中的该些绝缘层的步骤包括:该第二道蚀刻程序为采用湿式蚀刻法。
12.一种鳍状场效应晶体管,其特征在于,该鳍状场效应晶体管采用如权利要求1~10项中任一项所述的制备方法制备而成,该鳍状场效应晶体管包括:
衬底;
浅沟槽隔离层,形成于该衬底上,该浅沟槽隔离层具有沟槽;
缓冲层,形成于该沟槽中的该衬底上;
III-V族材料,形成于该缓冲层上,且该III-V族材料具有多个垂直堆栈碗形的截面形状;
高介电常数介电层,形成于该浅沟槽隔离层的上表面和该III-V族材料周围;及
导电材料,形成于该高介电常数介电层的周围,以作为栅极。
CN201610120577.5A 2016-03-03 2016-03-03 鳍状场效应晶体管及其制备方法 Active CN107154429B (zh)

Priority Applications (3)

Application Number Priority Date Filing Date Title
CN201610120577.5A CN107154429B (zh) 2016-03-03 2016-03-03 鳍状场效应晶体管及其制备方法
TW105118647A TWI602265B (zh) 2016-03-03 2016-06-14 鰭狀場效電晶體及其製備方法
US15/270,966 US9647067B1 (en) 2016-03-03 2016-09-20 FinFET and fabrication method thereof

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN201610120577.5A CN107154429B (zh) 2016-03-03 2016-03-03 鳍状场效应晶体管及其制备方法

Publications (2)

Publication Number Publication Date
CN107154429A true CN107154429A (zh) 2017-09-12
CN107154429B CN107154429B (zh) 2020-04-10

Family

ID=58643544

Family Applications (1)

Application Number Title Priority Date Filing Date
CN201610120577.5A Active CN107154429B (zh) 2016-03-03 2016-03-03 鳍状场效应晶体管及其制备方法

Country Status (3)

Country Link
US (1) US9647067B1 (zh)
CN (1) CN107154429B (zh)
TW (1) TWI602265B (zh)

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11302790B2 (en) 2018-02-23 2022-04-12 Intel Corporation Fin shaping using templates and integrated circuit structures resulting therefrom
US20230268345A1 (en) * 2022-02-22 2023-08-24 International Business Machines Corporation Integration of stacked nanosheets and finfet

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6251737B1 (en) * 1999-11-04 2001-06-26 United Microelectronics Corp. Method of increasing gate surface area for depositing silicide material
CN101924105A (zh) * 2009-05-29 2010-12-22 台湾积体电路制造股份有限公司 集成电路结构
CN104282561A (zh) * 2013-07-02 2015-01-14 中国科学院微电子研究所 FinFET器件及其制作方法
CN104779283A (zh) * 2014-01-09 2015-07-15 中芯国际集成电路制造(上海)有限公司 增强栅控和电流驱动的finfet器件及制备方法

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR3025654B1 (fr) * 2014-09-10 2016-12-23 Commissariat Energie Atomique Transistor finfet comportant des portions de sige d'orientation cristalline [111]

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6251737B1 (en) * 1999-11-04 2001-06-26 United Microelectronics Corp. Method of increasing gate surface area for depositing silicide material
CN101924105A (zh) * 2009-05-29 2010-12-22 台湾积体电路制造股份有限公司 集成电路结构
CN104282561A (zh) * 2013-07-02 2015-01-14 中国科学院微电子研究所 FinFET器件及其制作方法
CN104779283A (zh) * 2014-01-09 2015-07-15 中芯国际集成电路制造(上海)有限公司 增强栅控和电流驱动的finfet器件及制备方法

Also Published As

Publication number Publication date
TWI602265B (zh) 2017-10-11
CN107154429B (zh) 2020-04-10
US9647067B1 (en) 2017-05-09
TW201733029A (zh) 2017-09-16

Similar Documents

Publication Publication Date Title
US11437517B2 (en) Semiconductor structures and methods with high mobility and high energy bandgap materials
TWI637430B (zh) 半導體裝置的形成方法
KR102432273B1 (ko) 수평 게이트 올 어라운드 디바이스 구조들을 형성하기 위한 방법들 및 장치
KR102612342B1 (ko) 반도체 디바이스용 층간 유전체 구조물 내의 라이너 구조물
TWI634663B (zh) 半導體元件及其製造方法
US20160225673A1 (en) High mobility transistors
US9640660B2 (en) Asymmetrical FinFET structure and method of manufacturing same
US11264285B2 (en) Method for forming film stacks with multiple planes of transistors having different transistor architectures
CN104167393B (zh) 半导体器件制造方法
CN107154429A (zh) 鳍状场效应晶体管及其制备方法
US9620589B2 (en) Integrated circuits and methods of fabrication thereof
CN103839818B (zh) 半导体器件制造方法
CN105762190A (zh) 半导体器件及其制造方法
CN107154355A (zh) 鳍状场效应晶体管及其制备方法
CN104103506B (zh) 半导体器件制造方法
CN104217948B (zh) 半导体制造方法
CN105405890B (zh) 包括带电荷体侧墙的半导体器件及其制造方法
US20210167186A1 (en) Semiconductor device fabrication method
CN107689329A (zh) 鳍式场效应晶体管及其制造方法
TWI842926B (zh) 形成帶有具備不同電晶體架構之電晶體之多個平面之膜堆疊的方法
CN104167358A (zh) 半导体器件制造方法
CN107665807A (zh) 一种半导体器件及其制作方法
CN106409678A (zh) 晶体管及其形成方法
CN107785268A (zh) 一种半导体器件及其制造方法
CN106558613A (zh) 一种n型鳍式场效应晶体管及制造方法

Legal Events

Date Code Title Description
PB01 Publication
PB01 Publication
SE01 Entry into force of request for substantive examination
SE01 Entry into force of request for substantive examination
GR01 Patent grant
GR01 Patent grant