CN104617140A - 凹入式沟道存取晶体管器件及其制作方法 - Google Patents

凹入式沟道存取晶体管器件及其制作方法 Download PDF

Info

Publication number
CN104617140A
CN104617140A CN201410026351.XA CN201410026351A CN104617140A CN 104617140 A CN104617140 A CN 104617140A CN 201410026351 A CN201410026351 A CN 201410026351A CN 104617140 A CN104617140 A CN 104617140A
Authority
CN
China
Prior art keywords
ditches
doping region
irrigation canals
semiconductor substrate
access transistor
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
CN201410026351.XA
Other languages
English (en)
Other versions
CN104617140B (zh
Inventor
吴铁将
廖伟明
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Nanya Technology Corp
Original Assignee
Nanya Technology Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Nanya Technology Corp filed Critical Nanya Technology Corp
Publication of CN104617140A publication Critical patent/CN104617140A/zh
Application granted granted Critical
Publication of CN104617140B publication Critical patent/CN104617140B/zh
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • H10B12/30DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
    • H10B12/34DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells the transistor being at least partially in a trench in the substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66666Vertical transistors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/26Bombardment with radiation
    • H01L21/263Bombardment with radiation with high-energy radiation
    • H01L21/265Bombardment with radiation with high-energy radiation producing ion implantation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/28008Making conductor-insulator-semiconductor electrodes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66568Lateral single gate silicon transistors
    • H01L29/66613Lateral single gate silicon transistors with a gate recessing step, e.g. using local oxidation
    • H01L29/66621Lateral single gate silicon transistors with a gate recessing step, e.g. using local oxidation using etching to form a recess at the gate location
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66568Lateral single gate silicon transistors
    • H01L29/66659Lateral single gate silicon transistors with asymmetry in the channel direction, e.g. lateral high-voltage MISFETs with drain offset region, extended drain MISFETs
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • H10B12/01Manufacture or treatment
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • H10B12/01Manufacture or treatment
    • H10B12/02Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
    • H10B12/05Making the transistor
    • H10B12/053Making the transistor the transistor being at least partially in a trench in the substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/423Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
    • H01L29/42312Gate electrodes for field effect devices
    • H01L29/42316Gate electrodes for field effect devices for field-effect transistors
    • H01L29/4232Gate electrodes for field effect devices for field-effect transistors with insulated gate
    • H01L29/42356Disposition, e.g. buried gate electrode
    • H01L29/4236Disposition, e.g. buried gate electrode within a trench, e.g. trench gate electrode, groove gate electrode
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • H10B12/01Manufacture or treatment
    • H10B12/02Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
    • H10B12/03Making the capacitor or connections thereto
    • H10B12/033Making the capacitor or connections thereto the capacitor extending over the transistor
    • H10B12/0335Making a connection between the transistor and the capacitor, e.g. plug

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • General Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Computer Hardware Design (AREA)
  • Ceramic Engineering (AREA)
  • High Energy & Nuclear Physics (AREA)
  • Toxicology (AREA)
  • Health & Medical Sciences (AREA)
  • Insulated Gate Type Field-Effect Transistor (AREA)
  • Semiconductor Memories (AREA)

Abstract

本发明公开了一种凹入式沟道存取晶体管器件及其制造方法,所述晶体管器件包括:一半导体衬底,其上具有一沟渠,自半导体衬底的一主表面延伸至一预定深度;一埋入式栅极,设于沟渠的一下部;一栅极氧化层,设于埋入式栅极与半导体衬底之间;一漏极掺杂区,设于沟渠的一第一侧的半导体衬底中;以及一源极掺杂区,设于沟渠的一第二侧,其中源极掺杂区的结深度深于漏极掺杂区的结深度。一L型沟道区域介于漏极掺杂区与源极掺杂区之间,其顺着所述沟渠的第一侧的一侧壁表面至沟渠的一底部表面。

Description

凹入式沟道存取晶体管器件及其制作方法
技术领域
本发明涉及半导体器件,特别是涉及一种凹入式沟道存取晶体管(recessed channel access transistor,RCAT)器件,其可应用于高密度动态随机存储器(dynamic random access memory,DRAM)的领域中。
背景技术
随着半导体组件尺寸的微缩,栅极的沟道长度也随之骤减,这使得短沟道效应以及接点漏电流成为严重的问题。凹入式沟道存取晶体管(recessedchannel access transistor,RCAT)器件于是被发展出来,其在不增加栅极横向面积的前提下能够增加栅极的沟道长度,故能抑制短沟道效应。
通常,RCAT器件会具有一栅极氧化层,其形成在衬底中凹槽的侧壁及底部表面,再以导电材料填满凹槽。相较于平面型的栅极晶体管栅极是形成在衬底的平坦表面上,RCAT衬底的沟道是顺着凹槽表面的U型,因此利用RCAT器件可以提升积集度。
然而,过去的RCAT器件仍有缺点需要克服,例如,当漏极电压施加于一电连结于NMOS晶体管的电容时,栅极诱发漏极漏电流(gate induced drainleakage,GIDL)即可能发生,会影响到动态随机存储器(dynamic random accessmemory,DRAM)器件的数据保存特性。
发明内容
本发明的主要目的在于提供一种凹入式沟道存取晶体管器件,以解决上述现有技术的不足与缺点。
本发明的一实施例提出了一种凹入式沟道存取晶体管器件,包含有:一半导体衬底,其上具有一沟渠自半导体衬底的一主表面延伸至一预定深度;一埋入式栅极设于沟渠的一下部;一栅极氧化层设于埋入式栅极与半导体衬底之间;一漏极掺杂区设于沟渠的一第一侧的半导体衬底中;以及一源极掺杂区设于沟渠的一第二侧,其中源极掺杂区的结深度深于漏极掺杂区的结深度。一L型沟道区域介于漏极掺杂区与源极掺杂区之间,其顺着所述第一侧的一侧壁表面至沟渠的一底部表面。
本发明另一实施例提出了一种制作凹入式沟道存取晶体管器件的方法,其步骤包含有:提供一半导体衬底,其上具有一沟渠自所述半导体衬底的一主表面延伸至一预定深度;于所述沟渠的内面形成一栅极氧化层;于所述沟渠的一下部形成一埋入式栅极;以一介电层将所述埋入式栅极盖住;于所述半导体衬底的主表面上形成一垫层以及一硬掩膜层;经由所述垫层以及所述硬掩膜层刻蚀所述半导体衬底,仅于所述沟渠的一侧形成一凹陷区域,其中部分的所述介电层在所述凹陷区域中被裸露出来;去除所述硬掩膜层;以及进行一离子注入工艺以将掺质注入所述沟渠的两侧,于所述半导体衬底中形成一源极掺杂区以及一漏极掺杂区,其中所述源极掺杂区的结深度深于所述漏极掺杂区的结深度。
为让本发明的上述目的、特征及优点能更为明显易懂,下文中列举出几种实施方式配合附图作详细说明。然而如下的实施方式与附图是仅供参考与说明用,并非用来对本发明加以限制。
附图说明
图1至图7以横断面图依序例示出本发明实施例中制作凹入式沟道存取晶体管器件的步骤。
图8至图10以横断面图依序例示出本发明另一实施例中制作凹入式沟道存取晶体管器件的步骤。
图11至图13以横断面图依序例示出本发明又另一实施例中制作凹入式沟道存取晶体管器件的步骤。
其中,附图标记说明如下:
1、1a、1c  凹入式沟道存取晶体管器件
10  半导体衬底,10a  主表面,10b  低位上表面
12  沟渠,12a  侧壁表面,12b  底面
14  栅极氧化层
16  栅极层,16a  埋入式栅极
18  介电层
22  垫层
24  硬掩膜层
30  凹陷区域
40、142、144  离子注入工艺
42  漏极掺杂区,42a:PN结深度
43  掺杂区
44  源极掺杂区,44a:PN结深度
50  L型沟道区域
60  接触组件
d  深度
具体实施方式
下文中将参照附图来说明本发明的实施细节,该些附图中的内容构成了本发明说明书一部份,并且以可实行实施例的特例描述方式来绘示。下文的实施例已然公开出足够的细节使得本领域的一般技术人员得具以实施。当然,本发明中也可实行其他的实施例,或是在不悖离文中所述实施例的前提下作出任何结构性、逻辑性、及电性上的改变。因此,下文的细节描述将不欲被视为是一种限定,反而,其中所包含的实施例将由随附的权利要求来加以界定。
同样地,附图所表示的为实施例中的装置示意图,须注意其并未特别限定装置的尺寸,特别是为了使本发明得以更清晰地呈现,部分组件的尺寸可能夸大地呈现于图中。再者,揭示于多个实施例中的相同组件将会以相同或相似的符号来标示,以更容易且清晰地理解。
对于晶体管与集成电路的制造而言,如在一平面工艺的场合中,「主表面」一词是指那些内部或近处制有多个晶体管的半导体层表面。如文中所使用的,「垂直」一词意指与所述主表面大体上呈直角。一般而言,所述主表面是沿着所制作出的场效应晶体管上的单晶硅层的一<100>平面延伸。
图1至图7以横断面图依序例示出本发明实施例中制作凹入式沟道存取晶体管(recessed channel access transistor,RCAT)器件的制作步骤。如图1所示,首先提供一半导体衬底10,其可以是硅衬底、硅锗衬底、镓砷衬底或其它半导体材料。举例而言,半导体衬底10可以是P型硅衬底。接着在半导体衬底中形成一沟渠12。沟渠12具有一深度d(自半导体衬底10的主表面10a)。沟渠12可以具有一垂直或接近垂直的侧壁表面12a以及一衔接侧壁表面12a的底面12b。
如图2所示,接着进行一氧化工艺于沟渠12的内面形成一栅极氧化层14。再于栅极氧化层14上沉积一栅极层16,并填满沟渠12。例如,栅极层16可以包含多晶硅。
如图3所示,进行一回刻蚀步骤来刻蚀栅极层16,使得凹入的栅极层16的上表面低于半导体衬底10的主表面10a。接着,于半导体衬底10上全面沉积一介电层18,使介电层18填满沟渠12,如此于沟渠12的下部会形成一埋入式栅极16a。
如图4所示,进行一平坦化工艺,例如化学机械抛光工艺,将半导体衬底10主表面10a上多余的介电层18去除。此时,抛光过的介电层18表面将与主表面10a齐平。
如图5所示,接着全面沉积一垫层22,例如硅氧化层,但不限于此。再于垫层22上沉积一硬掩膜层24,例如氮化硅层。
如图6所示,接着进行一光刻及刻蚀工艺仅于沟渠12一侧的半导体衬底10中形成一凹陷区域30,此时部分的介电层18会经由凹陷区域30裸露出来。凹陷区域30中则形成半导体衬底10的低位上表面10b。
如图7所示,将硬掩膜层24剥除但留下垫层22。接着进行一离子注入工艺40将掺质,例如N型掺质,注入沟渠12两侧的半导体衬底10中,意即此实施例中的数字侧(digit side)及胞侧(cell side),如此形成具有不对称漏极掺杂区42与源极掺杂区44的凹入式沟道存取晶体管器件1。
由于凹入式沟道存取晶体管(RCAT)器件1的数字侧形成有凹陷区域30,故位于数字侧的源极掺杂区44的PN结深度44a将深于位于胞侧的漏极掺杂区42的PN结深度42a。沿着胞侧的侧壁表面12a至沟渠12底面12b则界定有一L型沟道区域50介于漏极掺杂区42与源极掺杂区44之间。
根据本发明实施例,在较佳的情况下,位于数字侧的源极掺杂区44的PN结深度44a约略等于沟渠12的深度d。相较于公知的RCAT器件,本发明位于胞侧的漏极掺杂区42的PN结深度42a可相对较浅,以在运作RCAT器件1时维持足够的运作电流水平。另外,可以在源极掺杂区44形成一接触结构(未示于图中),以电耦接至一数位线(未示于图中)。
从结构上来说,请参阅图7,本发明的RCAT器件1包含了一半导体衬底10,其上具有一沟渠12自半导体衬底10的一主表面10a延伸至一预定深度d;一埋入式栅极16a设于沟渠12的一下部;一栅极氧化层14设于埋入式栅极16a与半导体衬底10之间;一漏极掺杂区42设于沟渠12的一第一侧(胞侧)的半导体衬底10中;以及一源极掺杂区44设于沟渠12的一第二侧(数字侧),其中源极掺杂区44的结深度深于漏极掺杂区42的结深度。一L型沟道区域50介于漏极掺杂区42与源极掺杂区44之间,其顺着所述第一侧的一侧壁表面至沟渠12的一底部表面。
图8至图10以横断面图例示出本发明另一实施例中制作凹入式沟道存取晶体管器件的方法。如图8所示,在形成埋入式栅极(或字线)16a之后,如同图4中所示步骤,接着进行一平坦化工艺,例如化学机械抛光工艺,将半导体衬底10主表面10a上多余的介电层18去除。此时抛光过的介电层18表面将会与主表面10a齐平。
接着,进行一离子注入工艺142,将掺质,如N型掺质,注入半导体衬底10的主表面10a中,以于胞侧形成一漏极掺杂区42,以及于数位侧形成一掺杂区43。此时漏极掺杂区42的结深度约等于掺杂区43的结深度。
如图9所示,接着全面沉积一垫层22,例如硅氧化层,但不限于此。再于垫层22上沉积一硬掩膜层24,例如氮化硅层。接着进行一光刻及刻蚀工艺,仅于沟渠12的数位侧半导体衬底10中形成一凹陷区域30,此时部分的介电层18会经由凹陷区域30裸露出来。
利用硬掩膜层24作为离子注入掩膜进行一离子注入工艺144,以将掺质,例如N型掺质,注入沟渠12数字侧的半导体衬底10中,如此形成具有不对称漏极掺杂区42与源极掺杂区44的凹入式沟道存取晶体管器件1a。
由于在凹入式沟道存取晶体管(RCAT)器件1a的数字侧形成有凹陷区域30,位于数字侧的源极掺杂区44的PN结深度44a将深于位于胞侧的漏极掺杂区42的PN结深度42a。沿着胞侧侧壁表面12a至沟渠12底面12b则界定有一L型沟道区域50介于漏极掺杂区42与源极掺杂区44之间。
根据本发明实施例,在较佳的情况下,位于数字侧的源极掺杂区44的PN结深度44a约略等于沟渠12的深度d。相较于公知的RCAT器件,本发明位于胞侧的漏极掺杂区42的PN结深度42a可相对较浅,以在运作RCAT器件1a时维持足够的操作电流水平。另外,可以在源极掺杂区44形成一接触结构(未示于图中)以电耦接至一数位线(未示于图中)。
如图10所示,在完成离子注入工艺144后,可以将硬掩膜层24剥除。
图11至图13以横断面图例示出本发明又另一实施例中一制作凹入式沟道存取晶体管器件的方法。如图11所示,在形成埋入式栅极(或字线)16a之后,如同图4中所示步骤,接着进行一平坦化工艺,例如化学机械抛光工艺,将半导体衬底10主表面10a上多余的介电层18去除。此时,抛光过的介电层18表面将与主表面10a齐平。
接着,同样进行一离子注入工艺142,将掺质,例如N型掺质,注入半导体衬底10的主表面10a中,以于胞侧形成一漏极掺杂区42,于数位侧形成一掺杂区43。此时,漏极掺杂区42的结深度约等于掺杂区43的结深度。
如图12所示,接着全面沉积一垫层22,例如硅氧化层,但不限于此。再于垫层22上沉积一硬掩膜层(未示于图中),例如氮化硅层。接着进行一光刻及刻蚀工艺,仅于沟渠12的数位侧半导体衬底10中形成一凹陷区域30,此时,部分的介电层18经由凹陷区域30裸露出来。之后再将硬掩膜层剥除,但留下垫层22。
如图13所示,于半导体基底10上沉积一掺杂多晶硅层(未示于图中)并填满凹陷区域30。接着进行一光刻及刻蚀工艺图案化所述掺杂多晶硅层,如此直接在凹陷区域30内形成一接触组件60。再进行一热工艺,将接触组件60内的掺质扩散至与接触组件60直接接触的半导体衬底10中,以形成一源极掺杂区44。
根据本发明实施例,在较佳的情况下,位于数字侧的源极掺杂区44的PN结深度44a约略等于沟渠12的深度d。相较于公知的RCAT器件,本发明位于胞侧的漏极掺杂区42的PN结深度42a可以相对较浅,以在运作RCAT器件1c时维持足够的操作电流水平。另外,在源极掺杂区44形成的接触结构60可以电耦接至一数字线(未示于图中)。
以上所述仅为本发明的优选实施例而已,并不用于限制本发明,对于本领域的技术人员来说,本发明可以有各种更改和变化。凡在本发明的精神和原则之内,所作的任何修改、等同替换、改进等,均应包含在本发明的保护范围之内。

Claims (10)

1.一种凹入式沟道存取晶体管器件,其特征在于,包含:
一半导体衬底,所述半导体衬底上具有一沟渠自所述半导体衬底的一主表面延伸至一预定深度;
一埋入式栅极,设于所述沟渠的一下部;
一栅极氧化层,设于所述埋入式栅极与所述半导体衬底之间;
一漏极掺杂区,设于所述沟渠的一第一侧的所述半导体衬底中;以及
一源极掺杂区,设于所述沟渠的一第二侧,其中所述源极掺杂区的结深度深于所述漏极掺杂区的结深度。
2.根据权利要求1所述的凹入式沟道存取晶体管器件,其特征在于,另包含一介电层设于所述沟渠中,其中所述埋入式栅极被所述介电层盖住。
3.根据权利要求2所述的凹入式沟道存取晶体管器件,其特征在于,另包含一凹陷区域位于所述沟渠的所述第二侧,其中部分的所述介电层在所述凹陷区域中被裸露出来。
4.根据权利要求3所述的凹入式沟道存取晶体管器件,其特征在于,另包含一接触组件设于所述凹陷区域中,且与所述源极掺杂区直接接触。
5.根据权利要求4所述的凹入式沟道存取晶体管器件,其特征在于,所述接触组件为掺杂多晶硅。
6.根据权利要求1所述的凹入式沟道存取晶体管器件,其特征在于,所述源极掺杂区的结深度等于所述沟渠的所述预定深度。
7.根据权利要求1所述的凹入式沟道存取晶体管器件,其特征在于,另包含一L型沟道区域,所述L型沟道区域顺着所述第一侧的一侧壁表面至所述沟渠的一底部表面且介于所述漏极掺杂区与所述源极掺杂区之间。
8.一种制作凹入式沟道存取晶体管器件的方法,其特征在于,包含:
提供一半导体衬底,所述半导体衬底上具有一沟渠,自所述半导体衬底的一主表面延伸至一预定深度;
于所述沟渠的内面形成一栅极氧化层;
于所述沟渠的一下部形成一埋入式栅极;
以一介电层将所述埋入式栅极盖住;
于所述半导体衬底的所述主表面上形成一垫层以及一硬掩膜层;
经由所述垫层以及所述硬掩膜层刻蚀所述半导体衬底,仅于所述沟渠的一侧形成一凹陷区域,其中部分的所述介电层在所述凹陷区域中被裸露出来;
去除所述硬掩膜层;以及
进行一离子注入工艺,将掺质注入所述沟渠的两侧,于所述半导体衬底中形成一源极掺杂区以及一漏极掺杂区,其中所述源极掺杂区的结深度深于所述漏极掺杂区的结深度。
9.根据权利要求8所述的制作凹入式沟道存取晶体管器件的方法,其特征在于,于所述漏极掺杂区和所述源极掺杂区之间形成一L型沟道区域,且所述L型沟道区域顺着所述沟渠的一侧壁表面延伸至所述沟渠的一底部表面。
10.根据权利要求8所述的制作凹入式沟道存取晶体管器件的方法,其特征在于,所述源极掺杂区的结深度等于所述沟渠的所述预定深度。
CN201410026351.XA 2013-11-04 2014-01-21 凹入式沟道存取晶体管器件及其制作方法 Active CN104617140B (zh)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US14/070,589 US20150123195A1 (en) 2013-11-04 2013-11-04 Recessed channel access transistor device and fabrication method thereof
US14/070,589 2013-11-04

Publications (2)

Publication Number Publication Date
CN104617140A true CN104617140A (zh) 2015-05-13
CN104617140B CN104617140B (zh) 2018-05-22

Family

ID=53006400

Family Applications (1)

Application Number Title Priority Date Filing Date
CN201410026351.XA Active CN104617140B (zh) 2013-11-04 2014-01-21 凹入式沟道存取晶体管器件及其制作方法

Country Status (3)

Country Link
US (2) US20150123195A1 (zh)
CN (1) CN104617140B (zh)
TW (1) TWI532181B (zh)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN109390341A (zh) * 2018-08-17 2019-02-26 刘文剑 一种漏电过程自控的凹入式沟道动态随机存储器单元
CN113097302A (zh) * 2020-01-09 2021-07-09 长鑫存储技术有限公司 晶体管及其制作方法
CN115224119A (zh) * 2021-04-21 2022-10-21 长鑫存储技术有限公司 半导体结构及半导体结构的制备方法

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11502163B2 (en) * 2019-10-23 2022-11-15 Nanya Technology Corporation Semiconductor structure and fabrication method thereof
US11227926B2 (en) * 2020-06-01 2022-01-18 Nanya Technology Corporation Semiconductor device and method for fabricating the same

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080096353A1 (en) * 2005-06-29 2008-04-24 Hynix Semiconductor Inc. Semiconductor device having a recessed gate and asymmetric dopant regions and method of manufacturing the same
US20120211813A1 (en) * 2011-02-21 2012-08-23 Elpida Memory, Inc. Semiconductor device and method of forming the same
US20120273859A1 (en) * 2011-04-28 2012-11-01 Elpida Memory, Inc. Semiconductor device and method of forming the same
CN102800693A (zh) * 2011-05-25 2012-11-28 三星电子株式会社 半导体器件及其形成方法
CN103208495A (zh) * 2012-01-14 2013-07-17 南亚科技股份有限公司 半导体装置及其制造方法

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7888734B2 (en) * 2008-12-04 2011-02-15 Taiwan Semiconductor Manufacturing Company, Ltd. High-voltage MOS devices having gates extending into recesses of substrates
DE112011105988B4 (de) 2011-12-23 2020-08-06 Intel Corporation III-N-Materialstruktur für Gate-Aussparungstransistoren
JP2014011230A (ja) * 2012-06-28 2014-01-20 Toshiba Corp 半導体記憶装置およびその製造方法

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080096353A1 (en) * 2005-06-29 2008-04-24 Hynix Semiconductor Inc. Semiconductor device having a recessed gate and asymmetric dopant regions and method of manufacturing the same
US20120211813A1 (en) * 2011-02-21 2012-08-23 Elpida Memory, Inc. Semiconductor device and method of forming the same
US20120273859A1 (en) * 2011-04-28 2012-11-01 Elpida Memory, Inc. Semiconductor device and method of forming the same
CN102800693A (zh) * 2011-05-25 2012-11-28 三星电子株式会社 半导体器件及其形成方法
CN103208495A (zh) * 2012-01-14 2013-07-17 南亚科技股份有限公司 半导体装置及其制造方法

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN109390341A (zh) * 2018-08-17 2019-02-26 刘文剑 一种漏电过程自控的凹入式沟道动态随机存储器单元
CN113097302A (zh) * 2020-01-09 2021-07-09 长鑫存储技术有限公司 晶体管及其制作方法
CN113097302B (zh) * 2020-01-09 2022-09-27 长鑫存储技术有限公司 晶体管及其制作方法
CN115224119A (zh) * 2021-04-21 2022-10-21 长鑫存储技术有限公司 半导体结构及半导体结构的制备方法

Also Published As

Publication number Publication date
TW201519447A (zh) 2015-05-16
TWI532181B (zh) 2016-05-01
CN104617140B (zh) 2018-05-22
US9343547B2 (en) 2016-05-17
US20150123195A1 (en) 2015-05-07
US20150155367A1 (en) 2015-06-04

Similar Documents

Publication Publication Date Title
KR100745518B1 (ko) Cmos 웰 구조 및 그 cmos 웰 형성 방법
US9508811B2 (en) Semi-floating-gate device and its manufacturing method
US20220199459A1 (en) Semiconductor structure with junction leakage reduction
CN102315252A (zh) 共享源线的闪存单元及其形成方法
CN104103519A (zh) 半导体功率器件的制作方法
TWI792136B (zh) 半導體裝置結構
CN104617140A (zh) 凹入式沟道存取晶体管器件及其制作方法
JP2010267959A (ja) ハイブリッド半導体基板の製造プロセス
CN104103518A (zh) 半导体功率器件的制作方法
CN103972096A (zh) 半导体功率器件的制作方法
KR101160036B1 (ko) 반도체 소자의 형성 방법
KR20110076065A (ko) 반도체 장치의 제조 방법 및 반도체 장치
US8124479B2 (en) Diffusing impurity ions into pillars to form vertical transistors
CN104037229B (zh) 半导体装置以及用于制造该半导体装置的方法
TW201349353A (zh) 電晶體元件及其製造方法
CN106298526A (zh) 准绝缘体上硅场效应晶体管器件的制作方法
TW200421534A (en) Collar dielectric process for preventing top size of deep trench from enlargement
CN104599969A (zh) 一种减小槽栅结构半浮栅器件漏电的方法
KR101074232B1 (ko) 반도체 소자 및 그 제조 방법
CN105826319B (zh) 半导体结构
CN100502045C (zh) 半导体器件及其制造方法
KR100707800B1 (ko) 반도체 소자 및 그의 제조 방법
CN106531809B (zh) 一种深沟槽功率mos器件结构及其制备方法
KR20000003936A (ko) 반도체 소자의 트랜지스터 및 그 형성 방법
KR101177485B1 (ko) 매립 게이트형 반도체 소자 및 그 제조방법

Legal Events

Date Code Title Description
C06 Publication
PB01 Publication
C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
GR01 Patent grant
GR01 Patent grant