CN104576599A - 半导体结构 - Google Patents
半导体结构 Download PDFInfo
- Publication number
- CN104576599A CN104576599A CN201410454274.8A CN201410454274A CN104576599A CN 104576599 A CN104576599 A CN 104576599A CN 201410454274 A CN201410454274 A CN 201410454274A CN 104576599 A CN104576599 A CN 104576599A
- Authority
- CN
- China
- Prior art keywords
- passivation layer
- passive device
- layer
- diaphragm
- conductive pad
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/5227—Inductive arrangements or effects of, or between, wiring layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53209—Conductive materials based on metals, e.g. alloys, metal silicides
- H01L23/53228—Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being copper
- H01L23/53238—Additional layers associated with copper layers, e.g. adhesion, barrier, cladding layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/58—Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries
- H01L23/64—Impedance arrangements
- H01L23/66—High-frequency adaptations
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/03—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/07—Structure, shape, material or disposition of the bonding areas after the connecting process
- H01L24/08—Structure, shape, material or disposition of the bonding areas after the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/11—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L24/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L28/00—Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
- H01L28/10—Inductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2223/00—Details relating to semiconductor or other solid state devices covered by the group H01L23/00
- H01L2223/58—Structural electrical arrangements for semiconductor devices not otherwise provided for
- H01L2223/64—Impedance arrangements
- H01L2223/66—High-frequency adaptations
- H01L2223/6661—High-frequency adaptations for passive devices
- H01L2223/6677—High-frequency adaptations for passive devices for antenna, e.g. antenna included within housing of semiconductor device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/0212—Auxiliary members for bonding areas, e.g. spacers
- H01L2224/02122—Auxiliary members for bonding areas, e.g. spacers being formed on the semiconductor or solid-state body
- H01L2224/02163—Auxiliary members for bonding areas, e.g. spacers being formed on the semiconductor or solid-state body on the bonding area
- H01L2224/02165—Reinforcing structures
- H01L2224/02166—Collar structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/0212—Auxiliary members for bonding areas, e.g. spacers
- H01L2224/02122—Auxiliary members for bonding areas, e.g. spacers being formed on the semiconductor or solid-state body
- H01L2224/02163—Auxiliary members for bonding areas, e.g. spacers being formed on the semiconductor or solid-state body on the bonding area
- H01L2224/0218—Structure of the auxiliary member
- H01L2224/02181—Multilayer auxiliary member
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/034—Manufacturing methods by blanket deposition of the material of the bonding area
- H01L2224/03444—Manufacturing methods by blanket deposition of the material of the bonding area in gaseous form
- H01L2224/0345—Physical vapour deposition [PVD], e.g. evaporation, or sputtering
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/039—Methods of manufacturing bonding areas involving a specific sequence of method steps
- H01L2224/03912—Methods of manufacturing bonding areas involving a specific sequence of method steps the bump being used as a mask for patterning the bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/039—Methods of manufacturing bonding areas involving a specific sequence of method steps
- H01L2224/03914—Methods of manufacturing bonding areas involving a specific sequence of method steps the bonding area, e.g. under bump metallisation [UBM], being used as a mask for patterning other parts
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/0401—Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/04042—Bonding areas specifically adapted for wire connectors, e.g. wirebond pads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05005—Structure
- H01L2224/05009—Bonding area integrally formed with a via connection of the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/0502—Disposition
- H01L2224/05022—Disposition the internal layer being at least partially embedded in the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/051—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05117—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
- H01L2224/05124—Aluminium [Al] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/051—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05163—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/05166—Titanium [Ti] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/051—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05163—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/05181—Tantalum [Ta] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/05186—Material with a principal constituent of the material being a non metallic, non metalloid inorganic material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0556—Disposition
- H01L2224/05571—Disposition the external layer being disposed in a recess of the surface
- H01L2224/05572—Disposition the external layer being disposed in a recess of the surface the external layer extending out of an opening
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05575—Plural external layers
- H01L2224/0558—Plural external layers being stacked
- H01L2224/05582—Two-layer coating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05617—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
- H01L2224/05624—Aluminium [Al] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05638—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05639—Silver [Ag] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05638—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05644—Gold [Au] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05638—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05647—Copper [Cu] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/07—Structure, shape, material or disposition of the bonding areas after the connecting process
- H01L2224/08—Structure, shape, material or disposition of the bonding areas after the connecting process of an individual bonding area
- H01L2224/081—Disposition
- H01L2224/0812—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/08123—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting directly to at least two bonding areas
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/07—Structure, shape, material or disposition of the bonding areas after the connecting process
- H01L2224/08—Structure, shape, material or disposition of the bonding areas after the connecting process of an individual bonding area
- H01L2224/081—Disposition
- H01L2224/0812—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/08151—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/08221—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/08265—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being a discrete passive component
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/11011—Involving a permanent auxiliary member, i.e. a member which is left at least partly in the finished device, e.g. coating, dummy feature
- H01L2224/11019—Involving a permanent auxiliary member, i.e. a member which is left at least partly in the finished device, e.g. coating, dummy feature for protecting parts during the process
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/113—Manufacturing methods by local deposition of the material of the bump connector
- H01L2224/1133—Manufacturing methods by local deposition of the material of the bump connector in solid form
- H01L2224/1134—Stud bumping, i.e. using a wire-bonding apparatus
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/114—Manufacturing methods by blanket deposition of the material of the bump connector
- H01L2224/1146—Plating
- H01L2224/11462—Electroplating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/1147—Manufacturing methods using a lift-off mask
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/118—Post-treatment of the bump connector
- H01L2224/11848—Thermal treatments, e.g. annealing, controlled cooling
- H01L2224/11849—Reflowing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/1302—Disposition
- H01L2224/13022—Disposition the bump connector being at least partially embedded in the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13075—Plural core members
- H01L2224/1308—Plural core members being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13075—Plural core members
- H01L2224/1308—Plural core members being stacked
- H01L2224/13083—Three-layer arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/13147—Copper [Cu] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/4502—Disposition
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/45144—Gold (Au) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/45147—Copper (Cu) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/484—Connecting portions
- H01L2224/48463—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/485—Material
- H01L2224/48505—Material at the bonding interface
- H01L2224/48799—Principal constituent of the connecting portion of the wire connector being Copper (Cu)
- H01L2224/488—Principal constituent of the connecting portion of the wire connector being Copper (Cu) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/48817—Principal constituent of the connecting portion of the wire connector being Copper (Cu) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950 °C
- H01L2224/48824—Aluminium (Al) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/485—Material
- H01L2224/48505—Material at the bonding interface
- H01L2224/48799—Principal constituent of the connecting portion of the wire connector being Copper (Cu)
- H01L2224/488—Principal constituent of the connecting portion of the wire connector being Copper (Cu) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/48838—Principal constituent of the connecting portion of the wire connector being Copper (Cu) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/48839—Silver (Ag) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/485—Material
- H01L2224/48505—Material at the bonding interface
- H01L2224/48799—Principal constituent of the connecting portion of the wire connector being Copper (Cu)
- H01L2224/488—Principal constituent of the connecting portion of the wire connector being Copper (Cu) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/48838—Principal constituent of the connecting portion of the wire connector being Copper (Cu) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/48844—Gold (Au) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/485—Material
- H01L2224/48505—Material at the bonding interface
- H01L2224/48799—Principal constituent of the connecting portion of the wire connector being Copper (Cu)
- H01L2224/488—Principal constituent of the connecting portion of the wire connector being Copper (Cu) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/48838—Principal constituent of the connecting portion of the wire connector being Copper (Cu) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/48847—Copper (Cu) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/85—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
- H01L2224/85007—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector involving a permanent auxiliary member being left in the finished device, e.g. aids for holding or protecting the wire connector during or after the bonding process
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L24/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/049—Nitrides composed of metals from groups of the periodic table
- H01L2924/0494—4th Group
- H01L2924/04941—TiN
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/049—Nitrides composed of metals from groups of the periodic table
- H01L2924/0495—5th Group
- H01L2924/04953—TaN
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1901—Structure
- H01L2924/19011—Structure including integrated passive components
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1901—Structure
- H01L2924/1904—Component type
- H01L2924/19042—Component type being an inductor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1905—Shape
- H01L2924/19051—Impedance matching structure [e.g. balun]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/191—Disposition
- H01L2924/19101—Disposition of discrete passive components
- H01L2924/19102—Disposition of discrete passive components in a stacked assembly with the semiconductor or solid state device
- H01L2924/19103—Disposition of discrete passive components in a stacked assembly with the semiconductor or solid state device interposed between the semiconductor or solid-state device and the die mounting substrate, i.e. chip-on-passive
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/191—Disposition
- H01L2924/19101—Disposition of discrete passive components
- H01L2924/19102—Disposition of discrete passive components in a stacked assembly with the semiconductor or solid state device
- H01L2924/19104—Disposition of discrete passive components in a stacked assembly with the semiconductor or solid state device on the semiconductor or solid-state device, i.e. passive-on-chip
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Semiconductor Integrated Circuits (AREA)
Abstract
本发明公开一种半导体结构。半导体结构包括:基底;第一钝化层,设置于所述基底上;导电垫,设置于所述第一钝化层上;第二钝化层,设置于所述第一钝化层上;被动元件,设置于所述导电垫上,并穿过所述第二钝化层;以及有机可焊性保护膜,覆盖所述被动元件。本发明所公开的半导体结构,有机可焊性保护膜可以防止表面效应的发生,此外,能够减小电阻并具有较高的品质因数。
Description
技术领域
本发明有关于半导体结构,特别是有关于一种半导体结构的被动元件(passive device)的保护层。
背景技术
对于传统的覆晶封装,电感器的一个标准是低电阻,以获得高品质因数(quality factor)。电感器的品质因数是指定频率下的感抗(inductive reactance)与电阻的比值,并可作为电感器效率的估量。电感器的品质因数越高,就越接近理想的、无损的电感器的运转情况。
传统封装的制造过程通常会使用镍(Ni)/金(Au)层作为电感器的保护层。镍/金保护层能够保护电感器以不被氧化。然而,镍/金保护层可能导致电感器的表面效应(skin effect)。并且镍/金保护层通常具有较厚的厚度。电感器表面的厚的镍/金保护层会降低电感器的质量因数以及恶化电阻。
因此,有必要寻求一种新的具有较高质量因数的电感器。
发明内容
有鉴于此,本发明提供一种半导体结构。
依据本发明一实施方式,提供一种半导体结构,包括:基底;第一钝化层,设置于所述基底上;导电垫,设置于所述第一钝化层上;第二钝化层,设置于所述第一钝化层上;被动元件,设置于所述导电垫上,并穿过所述第二钝化层;以及有机可焊性保护膜,覆盖所述被动元件。
依据本发明另一实施方式,提供一种半导体结构,包括:基底;导电垫,设置于所述基底上;被动元件,设置于所述导电垫上;以及凸块下金属层和有机可焊性保护膜,所述有机可焊性保护膜覆盖所述被动元件,所述被动元件通过所述凸块下金属层电连接至所述导电垫。
依据本发明又一实施方式,提供一种半导体结构,包括:基底;导电结构,设置于所述基底上;以及有机可焊性保护膜,覆盖所述导电结构的至少一部分。
本发明所提供的半导体结构,其中的有机可焊性保护膜可以防止表面效应的发生,此外,能够减小电阻并具有较高的品质因数。
对于已经阅读后续由各附图及内容所显示的较佳实施方式的本领域的技术人员来说,本发明的各目的是明显的。
附图说明
图1-5为制造本发明的半导体结构的一实施例的剖视图。
图6-8为制造本发明的半导体结构的另一实施例的剖视图。
具体实施方式
在权利要求书及说明书中使用了某些词汇来指称特定的组件。所属领域中的技术人员应可理解,硬件制造商可能会用不同的名词来称呼同样的组件。本权利要求书及说明书并不以名称的差异来作为区分组件的方式,而是以组件在功能上的差异来作为区分的准则。在权利要求书及说明书中所提及的「包括」为开放式的用语,故应解释成「包括但不限定于」。另外,「耦接」一词在此包括任何直接及间接的电气连接手段。因此,若文中描述第一装置耦接于第二装置,则代表所述第一装置可直接电连接于所述第二装置,或通过其他装置或连接手段间接地电连接至所述第二装置。以下描述为本发明实施的较佳实施例。以下实施例仅用来举例阐释本发明的技术特征,并非用来限制本发明的范畴。本发明保护范围当视权利要求书所界定为准。
下面将通过特定的实施例结合相应的附图来描述本发明,但本发明并不限于此。附图的描述仅用于理解本发明的方案,并非用于限制本发明。为了说明的目的,在附图中的一些元件的尺寸可能会放大,而且并非按照实际比例来绘制。附图中的尺寸和相对尺寸并不对应于本发明实际应用中的真实尺寸。
图1-5为制造本发明的半导体结构500a的一实施例的剖视图。半导体结构500a的一实施例包括引线接合封装(wire bonding package)。半导体结构500a的一实施例包括被动元件,被动元件通过集成被动元件(integrated passivedevice,IPD)工艺集成在导电垫(conductive pad)上,因此被动元件可能会比配置于互连结构中的传统的被动元件更厚,传统的互连结构中的被动元件不具有额外的金属层。另外,被动元件由有机可焊性保护(organic solderabilitypreservative,OSP)膜进行保护。有机可焊性保护膜通过镍-自由(nickel-free)工艺形成。如果被动元件是电感器或变压器元件(balun device),有机可焊性保护膜可以防止在被动元件的操作过程中表面效应的发生。被动元件(例如,电感器或变压器元件)被有机可焊性保护膜所覆盖,能够减小电阻并具有较高的品质因数。
请参阅图1,在本发明的一些实施例中提供半导体芯片300。在一些实施例中,半导体芯片300包括基板200和设置于基板200上的半导体元件202。互连结构220形成在基板200上,覆盖半导体元件202。在一些实施例中,在互连结构220内为半导体元件202设有电传输路径。互连结构220可包括多个金属层、多个介电层(dielectric layer)和多个介层窗(via),多个金属层和多个介电层相互交替,多个介层窗形成在基板200上并穿过介电层。例如,互连结构220的金属层可包括金属层210、212和214以及导电垫226。同样,导电垫226为互连结构220的金属层的最上层金属层。在一些实施例中,导电垫用于传输半导体芯片300的输入/输出、接地或电源信号,或者用于传输电源信号至随后的形成在半导体芯片300上的被动元件。在本实施例中,导电垫226用于传输电源信号至随后的形成在半导体芯片300上的被动元件。在一些实施例中,导电垫226由铝(Al)形成。在一些实施例中,半导体芯片300还包括一些其他的导电垫,用于根据客制化设计传输半导体芯片300的输入/输出、接地或电源信号。例如,互连结构220的介电层可包括介电层216和第一钝化层(passivation layer)224。同样,第一钝化层224为互连结构220的介电层的最上层介电层。
请再参阅图1,根据本发明的一些实施例,集成被动元件工艺是在半导体芯片300上执行的。集成被动元件工艺用于在导电垫上集成被动元件。被动元件被半导体芯片300的互连结构的钝化层所包围。第二钝化层228通过涂覆法(coating method)形成并覆盖导电垫226。在一些实施例中,当半导体芯片300受到各种类型的环境应力时,第二钝化层228用于提供可靠的绝缘保护。在一些实施例中,第二钝化层228包括感光材料。接着,第二钝化层228进行图案化工艺(patterning process),图案化工艺包括光刻(photolithography)和显影工艺(develop process),以形成穿过第二钝化层228的开口230和232。开口230和232形成在导电垫226上,以使导电垫226的上表面227的一部分分别从开口230和232露出来。
请再参阅图1,根据本发明的一些实施例,第二钝化层228经过固化工艺(curing process)进行固化。在固化工艺之后,由于钝化层的收缩,第二钝化层228的高度(level)下降。
请参阅图2,根据本发明的一些实施例,凸块下金属层(under bumpmetallurgy layer)235通过沉积方法(deposition method)形成在第二钝化层228上。在一些实施例中,沉积方法包括物理气相沉积(physical vapor deposition,PVD),例如溅镀和电镀法。在一些实施例中,凸块下金属层235分布(line)在开口230和232的侧壁231以及底面。开口230和232的底面也是第二钝化层228的上表面227的一部分。同样,凸块下金属层235延伸到第二钝化层228的上表面229。在一些实施例中,凸块下金属层235包括阻障层(barrier layer)234和种晶层(seed layer)236,阻障层例如为铜(钛)层(copper(Ti)layer),种晶层236例如为铜(铜)层(copper(Cu)layer),种晶层236位于阻障层234上方。在一些其他实施例中,阻障层234包括氮化钛(titanium nitride,TiN)层、钽层(tantalum,Ta)或氮化钽(tantalum nitride,TaN)层。在一些其他实施例中,种晶层236包括银层(silver(Ag))、金层(gold(Au))、铝层(aluminum(Al))或其组合。
图3-5显示的是凸块下金属层235上的被动元件的形成过程。请参照图3,根据本发明一些实施例,光阻层(photoresist layer)238全部形成在凸块下金属层235上。在一些实施例中,光阻层238包括干膜光阻剂(dry film photoresist)或液体光阻剂(liquid photoresist)。接着,光阻层238通过光刻工艺(photolithography process)以在导电垫226上方形成开口240,光刻工艺包括曝光工序(exposure step)和显影工序(development step)。在一些实施例中,开口240定义了随后的被动元件的形成位置。在图3所示的实施例中,开口240与开口230互连。因此,开口230和凸块下金属层235的一部分暴露于开口240,凸块下金属层235的一部分形成并分布在开口230的侧壁231以及延伸到第二钝化层228的上表面229。
请参照图4,根据本发明的一些实施例,通过电镀法(electroplating method),在开口240的底面上形成被动元件242。在一些实施例中,被动元件242填充开口240并覆盖住凸块下金属层235的一部分,凸块下金属层235的该部分暴露于光阻层238的开口240。因此,被动元件242穿过光阻层238,通过凸块下金属层电连接于导电垫226。在一些实施例中,被动元件242包括电感器。在一些其他的实施例中,被动元件242包括变压器元件、转换器、布线(routing)或天线。在一些其他的实施例中,被动元件242由铜形成,因此可防止在后续的回焊工艺(solder re-flow process)中变形,回焊工艺用于凸块结构或引线接合工艺(wire bonding process)。在一些实施例中,被动元件242可能比较厚(由光阻层238限定的),并具有坚固的结构,特别是用于形成电感器。
请参照图5,根据本发明的一些实施例,通过剥离工艺(stripping process)去除光阻层238。在一些其他的实施例中,剥离工艺包括使用适当的蚀刻剂的湿蚀刻工艺(wet etching process)。接着,执行各项异性蚀刻工艺(anisotropic etchingprocess)以去除不被被动元件242覆盖的凸块下金属层,因此形成位于被动元件242下方的凸块下金属层图案235a。
接着,请再参考图5,根据本发明的一些实施例,通过涂覆工艺,在被动元件242的上表面241和侧壁243上形成有机可焊性保护膜244。在一些实施例中,有机可焊性保护膜244设置在第二钝化层228上。值得注意的是,由于有机可焊性保护膜的成本低、易处理、低温处理和环保以及无金属(例如,无镍)化学,因此有机可焊性保护膜用于焊接的表面处理。在一些实施例中,有机可焊性保护膜244包括组合物(composition),该组合物包括烷基环醇(alkyl cyclicalcohol)、唑衍生物(azole derivative)和金属离子(metal ion),该金属离子是从锌(II)离子、铜(II)离子、镍(II)离子、钴(II)离子、铁(II)离子以及各种离子的组合中选择出来的。在一些其他的实施例中,有机可焊性保护膜244包括组合物,该组合物基本上由浓度大致为0.5-100mL/L的烷基环醇、唑衍生物、锌(II)离子和水组成。在一些其他的实施例中,有机可焊性保护膜244包括组合物,该组合物包括沸点至少为150℃的不含乙二醇的一元醇(glycol-freemonohydric alcohol)、唑衍生物和金属离子,该金属离子是从锌(II)离子、铜(II)离子、镍(II)离子、钴(II)离子、铁(II)离子以及各种离子的组合中选择出来的。在一些其他的实施例中,有机可焊性保护膜244包括组合物,该组合物包括:沸点至少为150℃的不含乙二醇的一元醇、唑衍生物、金属离子和羧酸(carboxylic acid),该金属离子是从锌(II)离子、铜(II)离子、镍(II)离子、钴(II)离子、铁(II)离子和各种离子的组合中选择出来的,该羧酸是从甲酸(formic acid)、乙酸(acetic acid)以及二者的组合中选择出来的。在一些其他的实施例中,有机可焊性保护膜244包括组合物,该组合物基本上由烷基环醇、唑衍生物、锌(II)离子、水和络合剂(complexing agent)组成,该络合剂是从甘氨酸(glycine)、乙二胺四乙酸(ethylenediaminetetraacetic acid,EDTA)、乙二胺(ethylenediamine)以及其组合中选择出来的。在一些其他的实施例中,有机可焊性保护膜244包括组合物,该组合物包括烷基环醇、唑衍生物、锌(II)离子、水和羧酸,该羧酸是从甲酸、乙酸以及二者的组合中选择出来的。
在一些实施例中,有机可焊性保护膜244可以选择性地结合铜和/或金,并提供有机金属层以在焊接过程中保护铜和/或金。因此,有机可焊性保护膜244选择性地形成在被动元件242的上表面241和侧壁243上,并与被动元件242相接触,被动元件由铜形成,有机可焊性保护膜244位于第二钝化层228的上表面239上。也就是说,有机可焊性保护膜244仅与第二钝化层228上的被动元件242的第一部分242a相接触。凸块下金属层图案235a与被动元件242的第二部分242b相接触,被动元件的第二部分242b穿过第二钝化层228。这样,避免了有机可焊性保护膜244与第二钝化层228的接触。
根据本发明的实施例,在图5所示的涂覆工艺之后,半导体结构300的被动元件242与覆盖其上的有机可焊性保护膜244完全形成。凸块下金属层图案235a和有机可焊性保护膜244整合在被动元件242上。凸块下金属层图案235a和有机可焊性保护膜244一起将被动元件242包围起来。凸块下金属层图案235a与导电垫226和被动元件242相接触。值得注意的是,导电垫226仅用于传输形成于其上的被动元件242的电源信号,因此导电垫226部分地,而非全部地,与被动元件242相重叠。
接下来,请再参照图5,根据本发明一些实施例,通过金或铜引线接合工艺,接合引线248穿过开口232形成,并与导电垫226相接触。在完成上述工艺之后,本发明一实施例的半导体结构500a全部形成。
图6-8为制造本发明的半导体结构500b的另一实施例的剖视图。在一些实施例中,半导体结构500b包括覆晶封装(flip chip package)。在一些实施例中,半导体结构500b包括被动元件和导电柱(conductive pillar),导电柱位于凸块结构的金属垫和导电凸块之间。本实施例中的元件与先前描述的图1-5中的元件相同或相似,因此为简洁起见,在此不再重复。
图6-8还显示了半导体结构500b的凸块下金属层235上的被动元件和导电柱的形成。接下来,请参照图6,根据本发明一些实施例,光阻层338全部形成在凸块下金属层235上。在一些实施例中,光阻层338包括干膜光阻剂或液体光阻剂。接着,光阻层338通过光刻工艺以在导电垫226上方形成开口240和252,光刻工艺包括曝光工序和显影工序。在一些实施例中,开口240和252定义了随后的被动元件和导电柱的形成位置。在图6所示的一些实施例中,开口240与开口230互连,开口230位于开口250下方。开口252与开口232互连,开口232位于开口252下方。在一些实施例中,开口230和凸块下金属层235的一部分暴露于开口240,凸块下金属层235的一部分形成并分布在开口230的侧壁231以及延伸到第二钝化层228的上表面229。在一些实施例中,开口232和凸块下金属层235的另一部分暴露于开口252,凸块下金属层235的另一部分形成并分布在开口232的侧壁233以及延伸到第二钝化层228的上表面229。
请参照图7,根据本发明的一些实施例,在被动元件242的形成过程中,通过电镀法在开口252的底面上形成导电柱254。在一些实施例中,被动元件242填充开口240并覆盖住凸块下金属层235的一部分,凸块下金属层235的该部分暴露于光阻层338的开口240。在一些实施例中,导电柱254填充开口252并覆盖住凸块下金属层235的另一部分,凸块下金属层235的该另一部分暴露于光阻层338的开口252。因此,被动元件242和导电柱254穿过光阻层338,通过凸块下金属层电连接于导电垫226。在一些实施例中,被动元件242包括电感器。在一些其他的实施例中,被动元件242包括变压器元件、转换器、布线(routing)或天线。在一些实施例中,被动元件242可能比较厚(由光阻层338限定的),并具有坚固的结构,特别是用于形成电感器。在一些实施例中,导电柱254用于作为后续导电垫的焊接点,导电垫用于传输形成于其上的半导体芯片300的输入/输出、接地或电源信号。因此,导电柱254可帮助提高凸块结构的机械强度(mechanical strength)。在一些实施例中,导电柱254可由铜形成,因此可防止在后续的回焊工艺中变形。
请参照图8,根据本发明的一些实施例,通过剥离工艺(stripping process)去除光阻层338。在一些其他的实施例中,剥离工艺包括使用适当的蚀刻剂的湿蚀刻工艺。接着,执行各项异性蚀刻工艺以去除不被被动元件242和导电柱254覆盖的凸块下金属层235。在执行各项异性蚀刻工艺后,在被动元件242下方形成凸块下金属层图案235a,在导电柱254下方形成凸块下金属层图案235b。凸块下金属层图案235a与凸块下金属层图案235b是分开的。
接着,请再参考图8,根据本发明的一些实施例,形成另一光阻图案(图未示)以覆盖导电柱254。被动元件242暴露于光阻图案外。在一些实施例中,光阻图案包括干膜电阻剂或液体电阻剂。
接着,请再参考图8,根据本发明的一些实施例,通过涂覆工艺,在被动元件242的上表面241和侧壁243上形成有机可焊性保护膜244。在一些实施例中,有机可焊性保护膜244设置在第二钝化层228上。值得注意的是,由于有机可焊性保护膜的成本低、易处理、低温处理和环保以及无金属(例如,无镍)化学,因此有机可焊性保护膜用于焊接的表面处理。在一些实施例中,有机可焊性保护膜244包括组合物,该组合物包括烷基环醇、唑衍生物和金属离子,该金属离子是从锌(II)离子、铜(II)离子、镍(II)离子、钴(II)离子、铁(II)离子以及各种离子的组合中选择出来的。在一些其他的实施例中,有机可焊性保护膜244包括组合物,该组合物基本上由浓度大致为0.5-100mL/L的烷基环醇、唑衍生物、锌(II)离子和水组成。在一些其他的实施例中,有机可焊性保护膜244包括组合物,该组合物包括沸点至少为150℃的不含乙二醇的一元醇、唑衍生物和金属离子,该金属离子是从锌(II)离子、铜(II)离子、镍(II)离子、钴(II)离子、铁(II)离子以及各种离子的组合中选择出来的。在一些其他的实施例中,有机可焊性保护膜244包括组合物,该组合物包括:沸点至少为150℃的不含乙二醇的一元醇、唑衍生物、金属离子和羧酸,该金属离子是从锌(II)离子、铜(II)离子、镍(II)离子、钴(II)离子、铁(II)离子和各种离子的组合中选择出来的,该羧酸是从甲酸、乙酸以及二者的组合中选择出来的。在一些其他的实施例中,有机可焊性保护膜244包括组合物,该组合物基本上由烷基环醇、唑衍生物、锌(II)离子、水和络合剂组成,该络合剂是从甘氨酸、乙二胺四乙酸、乙二胺和其组合中选择出来的。在一些其他的实施例中,有机可焊性保护膜244包括组合物,该组合物包括烷基环醇、唑衍生物、锌(II)离子、水和羧酸,该羧酸是从甲酸、乙酸以及二者的组合中选择出来的。
在一些实施例中,有机可焊性保护膜244可以选择性地结合铜和/或金,并提供有机金属层以在焊接过程中保护铜和/或金。因此,有机可焊性保护膜244选择性地形成在被动元件242的上表面241和侧壁243上,并与被动元件242相接触,被动元件由铜形成于第二钝化层228的上表面239。也就是说,有机可焊性保护膜244仅与第二钝化层228上的被动元件242的第一部分242a相接触。凸块下金属层图案235a与被动元件242的第二部分242b相接触,被动元件的第二部分242b穿过第二钝化层228。另外,避免了有机可焊性保护膜244与第二钝化层228的接触。
接着,请再次参考图8,在一些实施例中,通过剥离工艺去除覆盖导电柱254的光阻图案(图未示)。在一些其他的实施例中,剥离工艺包括使用适当的蚀刻剂的湿蚀刻工艺。
接着,请再次参考图8,形成另一光阻图案(图未示)以覆盖被动元件242和有机可焊性保护膜244。导电柱254暴露于光阻图案外。在一些实施例中,光阻图案包括干膜光阻剂或液体光阻剂。
接着,请再次参考图8,通过电镀法在导电柱254上形成导电缓冲层256。在一实施例中,导电缓冲层256是可选择的元件,可作为随后形成于其上的导电凸块的种晶层、黏附层(adhesion layer)和阻障层。在一实施例中,导电缓冲层256可包括镍。
接着,通过电镀图案化的光阻层或通过筛网印刷工艺(screen printingprocess),在导电缓冲层256上形成焊料。接着移除图案化的光阻层以及执行回焊工艺,以在导电柱254上形成导电凸块258。在一些其他的实施例中,导电柱254、叠加于其上的导电凸块258和中间的导电缓冲层256(可选的)共同形成凸块结构260。
接着,请再次参考图8,在一些实施例中,通过剥离工艺,去除覆盖住被动装置242和有机可焊性保护膜244的光阻图案(图未示)。在一些其他的实施例中,剥离工艺包括使用适当的蚀刻剂的湿蚀刻工艺。
在一些实施例中,可调换有机可焊性保护膜244和凸块结构260的工艺顺序。例如,可先形成光阻图案覆盖被动元件242,以形成凸块结构260,然后去除覆盖被动元件242的光阻图案。接着形成另一光阻图案覆盖凸块结构260,以形成被动元件242上的有机可焊性保护膜244。
根据本发明一些实施例,在完成上述工艺之后,本发明一实施例的半导体结构500b全部形成,半导体结构500b包括上面覆盖有有机可焊性保护膜244的被动元件242和凸块结构260。凸块下金属层图案235a和有机可焊性保护膜244整合在被动元件242上。凸块下金属层图案235a和有机可焊性保护膜244一起将被动元件242包围起来。凸块下金属层图案235a与导电垫226和被动元件242相接触。值得注意的是,导电垫226和导电结构260用于传输形成在导电垫226上的被动元件242的电源信号,因此导电垫226部分地,而非全部地,与被动元件242和凸块结构260相重叠。
此外,半导体结构500b接合在印刷电路板(图未示)上。在一些实施例中,覆晶填充材料(图未示)可选择性地填充在半导体结构500b和印刷电路板之间的空隙。值得注意的是,半导体结构500b的导电凸块260与印刷电路板上的金属垫接合,金属垫设置于半导体结构500b的导电凸块260和被动元件242的上方。
本发明的实施例的半导体结构500a和500b具有以下优点。半导体结构500a和500b包括通过集成被动元件工艺整合在导电垫上方的被动元件。半导体结构500a和500b中的被动元件242(图5或图8)通过有机可焊性保护膜进行保护。通过简单的工艺,使用有机可焊性保护膜替代镍/金保护层。如果被动元件是电感器或变压器元件,有机可焊性保护膜可以防止在被动元件的操作过程中的表面效应的发生。被动元件(例如,电感器或变压器元件)被有机可焊性保护膜所覆盖,能够减小电阻并具有较高的品质因数。被动元件可与接合引线的形成在同一水平上。作为一种选择,被动元件也可与导电柱形成在同一水平上,导电柱位于凸块结构上的金属垫与导电凸块之间,凸块结构不具有额外的金属层。本发明的实施例中的被动元件比传统的互连结构中的被动元件更厚。如果被动元件是电感器或变压器元件,被动元件会具有减小的电阻和高的品质因数。此外,由于被动元件的区域并不受互连结构的金属层和介层窗的分布的限制,被动元件的层高度可具有更广泛的设计规则。
以上所述仅为本发明的较佳实施方式,凡依本发明权利要求所做的均等变化和修饰,均应属本发明的涵盖范围。
Claims (24)
1.一种半导体结构,其特征在于,包括:
基底;
第一钝化层,设置于所述基底上;
导电垫,设置于所述第一钝化层上;
第二钝化层,设置于所述第一钝化层上;
被动元件,设置于所述导电垫上,并穿过所述第二钝化层;以及
有机可焊性保护膜,覆盖所述被动元件。
2.如权利要求1所述的半导体结构,其特征在于,所述被动元件包括变压器元件、电感器、转换器、布线或天线。
3.如权利要求1所述的半导体结构,其特征在于,所述第二钝化层具有穿过所述第二钝化层的第一开口,所述导电垫从所述第一开口暴露出来。
4.如权利要求3所述的半导体结构,其特征在于,还包括:
凸块下金属层,设置于所述第一钝化层和所述第二钝化层上,其中所述凸块下金属层分布在所述第一开口的侧壁并覆盖从所述第一开口暴露出来的所述导电垫。
5.如权利要求4所述的半导体结构,其特征在于,所述凸块下金属层延伸至所述第二钝化层的上表面。
6.如权利要求4所述的半导体结构,其特征在于,所述被动元件设置于所述凸块下金属层上,通过所述凸块下金属层电连接至所述导电垫。
7.如权利要求3所述的半导体结构,其特征在于,所述第二钝化层具有穿过所述第二钝化层的第二开口,所述导电垫从所述第二开口暴露出来。
8.如权利要求7所述的半导体结构,其特征在于,还包括:
导电凸块,设置于所述第二开口中,电连接至所述导电垫。
9.如权利要求1所述的半导体结构,其特征在于,所述有机可焊性保护膜设置于所述第二钝化层上。
10.如权利要求1所述的半导体结构,其特征在于,所述有机可焊性保护膜仅与所述第二钝化层上的所述被动元件的第一部分相接触,所述凸块下金属层与所述被动元件的第二部分相接触,所述被动元件的所述第二部分穿过所述第二钝化层。
11.如权利要求1所述的半导体结构,其特征在于,所述有机可焊性保护膜不与所述第二钝化层相接触。
12.一种半导体结构,其特征在于,包括:
基底;
导电垫,设置于所述基底上;
被动元件,设置于所述导电垫上;以及
凸块下金属层和有机可焊性保护膜,所述有机可焊性保护膜覆盖所述被动元件,所述被动元件通过所述凸块下金属层电连接至所述导电垫。
13.如权利要求12所述的半导体结构,其特征在于,还包括:
第一钝化层,设置于所述基底上,所述导电垫设置于所述第一钝化层上;以及
第二钝化层,设置于所述第一钝化层上,所述被动元件穿过所述第二钝化层。
14.如权利要求13所述的半导体结构,其特征在于,所述凸块下金属层设置于所述第一钝化层和所述第二钝化层上,所述被动元件设置于所述凸块下金属层上。
15.如权利要求14所述的半导体结构,其特征在于,所述第二钝化层具有穿过所述第二钝化层的第一开口,所述导电垫从所述第一开口暴露出来。
16.如权利要求15所述的半导体结构,其特征在于,所述凸块下金属层分布在所述第一开口的侧壁并覆盖从所述第一开口暴露出来的所述导电垫。
17.如权利要求16所述的半导体结构,其特征在于,所述凸块下金属层延伸至所述第二钝化层的上表面。
18.如权利要求15所述的半导体结构,其特征在于,所述第二钝化层具有穿过所述第二钝化层的第二开口,所述导电垫从所述第二开口暴露出来。
19.如权利要求18所述的半导体结构,其特征在于,还包括:
导电凸块,设置于所述第二开口中,电连接至所述导电垫。
20.如权利要求13所述的半导体结构,其特征在于,所述有机可焊性保护膜设置于所述第二钝化层上。
21.如权利要求13所述的半导体结构,其特征在于,所述有机可焊性保护膜与所述第二钝化层上的所述被动元件的第一部分相接触,所述凸块下金属层与所述被动元件的第二部分相接触,所述被动元件的所述第二部分穿过所述第二钝化层。
22.如权利要求12所述的半导体结构,其特征在于,所述有机可焊性保护膜不与所述第二钝化层相接触。
23.一种半导体结构,其特征在于,包括:
基底;
导电结构,设置于所述基底上;以及
有机可焊性保护膜,覆盖所述导电结构的至少一部分。
24.如权利要求23所述的半导体结构,其特征在于,所述导电结构包括导电垫和被动元件。
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201710946975.7A CN107731782A (zh) | 2013-10-25 | 2014-09-09 | 半导体结构 |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US201361895451P | 2013-10-25 | 2013-10-25 | |
US61/895,451 | 2013-10-25 | ||
US14/284,199 | 2014-05-21 | ||
US14/284,199 US9620580B2 (en) | 2013-10-25 | 2014-05-21 | Semiconductor structure |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN201710946975.7A Division CN107731782A (zh) | 2013-10-25 | 2014-09-09 | 半导体结构 |
Publications (2)
Publication Number | Publication Date |
---|---|
CN104576599A true CN104576599A (zh) | 2015-04-29 |
CN104576599B CN104576599B (zh) | 2017-11-10 |
Family
ID=52994449
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN201410454274.8A Active CN104576599B (zh) | 2013-10-25 | 2014-09-09 | 半导体结构 |
CN201710946975.7A Withdrawn CN107731782A (zh) | 2013-10-25 | 2014-09-09 | 半导体结构 |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN201710946975.7A Withdrawn CN107731782A (zh) | 2013-10-25 | 2014-09-09 | 半导体结构 |
Country Status (3)
Country | Link |
---|---|
US (2) | US9620580B2 (zh) |
CN (2) | CN104576599B (zh) |
TW (1) | TWI618211B (zh) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN112614817A (zh) * | 2019-10-03 | 2021-04-06 | 南亚科技股份有限公司 | 半导体元件及其制备方法 |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9620580B2 (en) * | 2013-10-25 | 2017-04-11 | Mediatek Inc. | Semiconductor structure |
JP6436531B2 (ja) * | 2015-01-30 | 2018-12-12 | 住友電工デバイス・イノベーション株式会社 | 半導体装置の製造方法 |
TWI611514B (zh) * | 2016-11-30 | 2018-01-11 | 世界先進積體電路股份有限公司 | 熔絲元件及其形成方法 |
CN112514050A (zh) * | 2018-07-26 | 2021-03-16 | 朗姆研究公司 | 用于重分配层工艺的替代集成 |
CN109817570B (zh) * | 2018-12-27 | 2021-03-23 | 泉州三安半导体科技有限公司 | 一种化合物半导体的金属连线结构及其制作方法 |
TWI697082B (zh) * | 2019-11-01 | 2020-06-21 | 藍勝堃 | 降低電路板導體訊號損失的結構 |
Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN101079406A (zh) * | 2006-05-22 | 2007-11-28 | 台湾积体电路制造股份有限公司 | 半导体元件 |
CN101192542A (zh) * | 2006-11-22 | 2008-06-04 | 全懋精密科技股份有限公司 | 电路板结构及其制造方法 |
CN101582386A (zh) * | 2008-05-14 | 2009-11-18 | 俞宛伶 | 在半导体元件形成金属凸块与密封的方法 |
CN102378493A (zh) * | 2010-08-20 | 2012-03-14 | 三星电机株式会社 | 制造印刷电路板的方法 |
US20120326297A1 (en) * | 2011-06-23 | 2012-12-27 | Stats Chippac, Ltd. | Semiconductor Device and Method of Forming Protective Coating Over Interconnect Structure to Inhibit Surface Oxidation |
CN103035608A (zh) * | 2011-10-08 | 2013-04-10 | 颀邦科技股份有限公司 | 半导体结构及其封装构造 |
CN103219306A (zh) * | 2012-01-19 | 2013-07-24 | 欣兴电子股份有限公司 | 嵌埋有电子组件的封装结构及其制法 |
Family Cites Families (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI309445B (en) * | 2004-09-22 | 2009-05-01 | Advanced Semiconductor Eng | Solder for manufacturing bumps and bumping process |
US7794531B2 (en) * | 2007-01-08 | 2010-09-14 | Enthone Inc. | Organic solderability preservative comprising high boiling temperature alcohol |
US20080169539A1 (en) * | 2007-01-12 | 2008-07-17 | Silicon Storage Tech., Inc. | Under bump metallurgy structure of a package and method of making same |
US20080174008A1 (en) * | 2007-01-18 | 2008-07-24 | Wen-Kun Yang | Structure of Memory Card and the Method of the Same |
US8604624B2 (en) * | 2008-03-19 | 2013-12-10 | Stats Chippac Ltd. | Flip chip interconnection system having solder position control mechanism |
US9082806B2 (en) * | 2008-12-12 | 2015-07-14 | Stats Chippac, Ltd. | Semiconductor device and method of forming a vertical interconnect structure for 3-D FO-WLCSP |
US8278733B2 (en) * | 2009-08-25 | 2012-10-02 | Mediatek Inc. | Bonding pad structure and integrated circuit chip using such bonding pad structure |
US8659155B2 (en) * | 2009-11-05 | 2014-02-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Mechanisms for forming copper pillar bumps |
US8232193B2 (en) * | 2010-07-08 | 2012-07-31 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming Cu pillar capped by barrier layer |
US8518746B2 (en) * | 2010-09-02 | 2013-08-27 | Stats Chippac, Ltd. | Semiconductor device and method of forming TSV semiconductor wafer with embedded semiconductor die |
US8987897B2 (en) | 2010-11-24 | 2015-03-24 | Mediatek Inc. | Semiconductor package |
TWI433285B (zh) | 2011-12-06 | 2014-04-01 | Unimicron Technology Corp | 形成金屬凸塊之方法 |
CN202473889U (zh) * | 2011-12-19 | 2012-10-03 | 南通富士通微电子股份有限公司 | 一种芯片级封装结构 |
CN104145327A (zh) * | 2012-02-24 | 2014-11-12 | 日立化成株式会社 | 半导体装置及其制造方法 |
US8872326B2 (en) * | 2012-08-29 | 2014-10-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Three dimensional (3D) fan-out packaging mechanisms |
US9620580B2 (en) * | 2013-10-25 | 2017-04-11 | Mediatek Inc. | Semiconductor structure |
-
2014
- 2014-05-21 US US14/284,199 patent/US9620580B2/en active Active
- 2014-06-25 TW TW103121840A patent/TWI618211B/zh active
- 2014-09-09 CN CN201410454274.8A patent/CN104576599B/zh active Active
- 2014-09-09 CN CN201710946975.7A patent/CN107731782A/zh not_active Withdrawn
-
2017
- 2017-03-06 US US15/450,411 patent/US10090375B2/en active Active
Patent Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN101079406A (zh) * | 2006-05-22 | 2007-11-28 | 台湾积体电路制造股份有限公司 | 半导体元件 |
CN101192542A (zh) * | 2006-11-22 | 2008-06-04 | 全懋精密科技股份有限公司 | 电路板结构及其制造方法 |
CN101582386A (zh) * | 2008-05-14 | 2009-11-18 | 俞宛伶 | 在半导体元件形成金属凸块与密封的方法 |
CN102378493A (zh) * | 2010-08-20 | 2012-03-14 | 三星电机株式会社 | 制造印刷电路板的方法 |
US20120326297A1 (en) * | 2011-06-23 | 2012-12-27 | Stats Chippac, Ltd. | Semiconductor Device and Method of Forming Protective Coating Over Interconnect Structure to Inhibit Surface Oxidation |
CN103035608A (zh) * | 2011-10-08 | 2013-04-10 | 颀邦科技股份有限公司 | 半导体结构及其封装构造 |
CN103219306A (zh) * | 2012-01-19 | 2013-07-24 | 欣兴电子股份有限公司 | 嵌埋有电子组件的封装结构及其制法 |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN112614817A (zh) * | 2019-10-03 | 2021-04-06 | 南亚科技股份有限公司 | 半导体元件及其制备方法 |
Also Published As
Publication number | Publication date |
---|---|
CN104576599B (zh) | 2017-11-10 |
US9620580B2 (en) | 2017-04-11 |
US10090375B2 (en) | 2018-10-02 |
CN107731782A (zh) | 2018-02-23 |
US20150115406A1 (en) | 2015-04-30 |
US20170179055A1 (en) | 2017-06-22 |
TWI618211B (zh) | 2018-03-11 |
TW201517231A (zh) | 2015-05-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN104576599A (zh) | 半导体结构 | |
JP6935343B2 (ja) | インダクタ部品およびその製造方法 | |
US8043896B2 (en) | Semiconductor chip, method of manufacturing the semiconductor chip and semiconductor chip package including an inclined via hole | |
TWI381497B (zh) | 具有整合式天線之覆蓋成型的半導體封裝組件 | |
CN100583435C (zh) | 半导体装置 | |
US8378452B2 (en) | Wafer level package having cylindrical capacitor and method of fabricating the same | |
CN102479774B (zh) | 半导体封装 | |
CN104851842A (zh) | 包括嵌入式表面安装器件的半导体器件及其形成方法 | |
KR20190091799A (ko) | 반도체 패키지 및 제조 방법 | |
JP2007134697A (ja) | 垂直に取り付けることのできるicパッケージを作る方法 | |
WO2010050091A1 (ja) | 半導体装置 | |
CN102153045B (zh) | 具微机电元件的封装结构及其制法 | |
US10062649B2 (en) | Package substrate | |
KR101845714B1 (ko) | 반도체 패키지 및 그 제조방법 | |
KR20130035619A (ko) | 반도체 소자의 연결 범프 형성 방법 | |
JP2009266964A (ja) | 半導体装置 | |
CN105990307B (zh) | 封装基板及包含该封装基板的封装结构及其制作方法 | |
JP2007149763A (ja) | 半導体装置及びその製造方法、並びに電子装置 | |
CN215342505U (zh) | 晶圆级asic 3d集成基板及封装器件 | |
US10950535B2 (en) | Package structure and method of manufacturing the same | |
KR100989906B1 (ko) | 접촉저항 개선을 위한 집적 수동 소자용 패드 구조 및 그제조 방법 | |
US11876029B2 (en) | Method of manufacturing electronic component module, and electronic component module | |
US20210345493A1 (en) | Flexible circuit board, manufacturing method therefor, and package having flexible circuit board | |
JP2010040807A (ja) | 電子部品及びこれを備えた電子機器 | |
KR101671973B1 (ko) | 다층 금속 범프 구조체 및 그 제조방법 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C06 | Publication | ||
PB01 | Publication | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
GR01 | Patent grant | ||
GR01 | Patent grant |