CN101471270A - 低轮廓线接合通用串行总线装置 - Google Patents

低轮廓线接合通用串行总线装置 Download PDF

Info

Publication number
CN101471270A
CN101471270A CNA2008102123744A CN200810212374A CN101471270A CN 101471270 A CN101471270 A CN 101471270A CN A2008102123744 A CNA2008102123744 A CN A2008102123744A CN 200810212374 A CN200810212374 A CN 200810212374A CN 101471270 A CN101471270 A CN 101471270A
Authority
CN
China
Prior art keywords
flash memory
substrate
memory device
usb flash
connector pinout
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
CNA2008102123744A
Other languages
English (en)
Other versions
CN101471270B (zh
Inventor
苏雷什·乌帕德亚尤拉
罗伯特·C·米勒
赫姆·塔基阿尔
史蒂文·斯普劳斯
卡·伊恩·扬
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Delphi International Operations Luxembourg SARL
Original Assignee
SanDisk Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by SanDisk Corp filed Critical SanDisk Corp
Publication of CN101471270A publication Critical patent/CN101471270A/zh
Application granted granted Critical
Publication of CN101471270B publication Critical patent/CN101471270B/zh
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06KGRAPHICAL DATA READING; PRESENTATION OF DATA; RECORD CARRIERS; HANDLING RECORD CARRIERS
    • G06K19/00Record carriers for use with machines and with at least a part designed to carry digital markings
    • G06K19/06Record carriers for use with machines and with at least a part designed to carry digital markings characterised by the kind of the digital marking, e.g. shape, nature, code
    • G06K19/067Record carriers with conductive marks, printed circuits or semiconductor circuit elements, e.g. credit or identity cards also with resonating or responding marks without active components
    • G06K19/07Record carriers with conductive marks, printed circuits or semiconductor circuit elements, e.g. credit or identity cards also with resonating or responding marks without active components with integrated circuit chips
    • G06K19/077Constructional details, e.g. mounting of circuits in the carrier
    • G06K19/0772Physical layout of the record carrier
    • G06K19/07732Physical layout of the record carrier the record carrier having a housing or construction similar to well-known portable memory devices, such as SD cards, USB or memory sticks
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06KGRAPHICAL DATA READING; PRESENTATION OF DATA; RECORD CARRIERS; HANDLING RECORD CARRIERS
    • G06K19/00Record carriers for use with machines and with at least a part designed to carry digital markings
    • G06K19/06Record carriers for use with machines and with at least a part designed to carry digital markings characterised by the kind of the digital marking, e.g. shape, nature, code
    • G06K19/067Record carriers with conductive marks, printed circuits or semiconductor circuit elements, e.g. credit or identity cards also with resonating or responding marks without active components
    • G06K19/07Record carriers with conductive marks, printed circuits or semiconductor circuit elements, e.g. credit or identity cards also with resonating or responding marks without active components with integrated circuit chips
    • G06K19/077Constructional details, e.g. mounting of circuits in the carrier
    • G06K19/0772Physical layout of the record carrier
    • G06K19/07735Physical layout of the record carrier the record carrier comprising means for protecting against electrostatic discharge
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06KGRAPHICAL DATA READING; PRESENTATION OF DATA; RECORD CARRIERS; HANDLING RECORD CARRIERS
    • G06K19/00Record carriers for use with machines and with at least a part designed to carry digital markings
    • G06K19/06Record carriers for use with machines and with at least a part designed to carry digital markings characterised by the kind of the digital marking, e.g. shape, nature, code
    • G06K19/067Record carriers with conductive marks, printed circuits or semiconductor circuit elements, e.g. credit or identity cards also with resonating or responding marks without active components
    • G06K19/07Record carriers with conductive marks, printed circuits or semiconductor circuit elements, e.g. credit or identity cards also with resonating or responding marks without active components with integrated circuit chips
    • G06K19/077Constructional details, e.g. mounting of circuits in the carrier
    • G06K19/07743External electrical contacts
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F2212/00Indexing scheme relating to accessing, addressing or allocation within memory systems or architectures
    • G06F2212/21Employing a record carrier using a specific recording technology
    • G06F2212/214Solid state disk
    • G06F2212/2146Solid state disk being detachable, e.g.. USB memory
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/491Disposition
    • H01L2224/4912Layout
    • H01L2224/49171Fan-out arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06555Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking
    • H01L2225/06562Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking at least one device in the stack being rotated or offset
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01019Potassium [K]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1204Optical Diode
    • H01L2924/12042LASER
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • H01L2924/143Digital devices
    • H01L2924/1433Application-specific integrated circuit [ASIC]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19041Component type being a capacitor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19042Component type being an inductor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19043Component type being a resistor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/3025Electromagnetic shielding
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Theoretical Computer Science (AREA)
  • Power Engineering (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Manufacturing & Machinery (AREA)
  • Semiconductor Memories (AREA)
  • Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
  • Credit Cards Or The Like (AREA)
  • Coupling Device And Connection With Printed Circuit (AREA)

Abstract

本发明揭示一种低轮廓通用串行总线快闪存储器装置及形成所述装置的方法。所述通用串行总线快闪存储器装置包括集成电路存储器部分及通用串行总线连接器。所述存储器部分与所述通用串行总线连接器可整体地形成在同一衬底上。所述通用串行总线快闪存储器装置包括衬底,所述衬底上安装有一个或一个以上快闪存储器电路小片、控制器电路小片、无源组件及用于指示所述存储器何时正被存取的发光二极管。与使用安装在印刷电路板上的TSOP封装的现有技术通用串行总线存储器装置相比,本发明的半导体电路小片附接到所述衬底且线接合于SIP配置中。省略经囊封的TSOP封装使得所述通用串行总线快闪存储器装置的总厚度减小。

Description

低轮廓线接合通用串行总线装置
技术领域
本发明的实施例涉及低轮廓通用串行总线装置且特定来说涉及形成为SIP模块的通用串行总线装置。
背景技术
对便携式消费者电子装置的需求的强烈增长推动着对高容量存储装置的需要。非易失性半导体存储器装置(例如,快闪存储器存储卡)正变得广泛用于满足对数字信息存储及交换的不断增长的需求。其便携性、通用性及坚固设计连同其高可靠性及大存储容量已使此类存储器装置可理想地用于各种各样的电子装置,包括(举例来说)数字摄像机、数字音乐播放器、视频游戏控制台、个人数字助理及蜂窝式电话。
用于在装置(例如,上文所提及的那些)与其它组件(举例来说,桌上型计算机及类似物)之间传送信号的通用串行总线(通用串行总线)接口同样普遍存在。典型的通用串行总线存储装置包括耦合到能够配合到主机装置通用串行总线槽内的通用串行总线连接器的存储器部分。所述存储器部分通常包括印刷电路板,所述印刷电路板上安装有一个或一个以上快闪存储器芯片、控制器、无源组件及用于指示所述存储器何时正被存取的发光二极管。虽然存在数种类型的通用串行总线连接器,但最常用的是其上是4引脚连接器且由屏蔽包围的类型A插头。常规类型A通用串行总线插头包括其上形成有单个电力引脚、一对信号引脚及单个接地引脚的基础。在常规制作工艺期间,可通过焊接及/或焊料将所述通用串行总线连接器附接到所述存储器部分,且然后可通过所述屏蔽将所述存储器部分及连接器覆盖。
当制作常规通用串行总线存储器装置的存储器部分时,将TSOP存储器及/或控制器封装表面安装到印刷电路板。在此步骤之后,然后通常在包覆成型工艺中将所述存储器部分装入环氧树脂的模制化合物内以密封并保护所述存储器部分。使用TSOP封装以此方式形成的通用串行总线装置的实例揭示于(举例来说)标题为“通用串行总线存储器存储设备(通用串行总线Memory Storage Apparatus)”的发行号为2006/0184709的美国专利申请案及标题为“减小长度的低轮廓通用串行总线装置及卡样载体(Reduced-Length,Low-Profile通用串行总线Device and Card-Like Carrier)”的第7,249,978号美国专利中。通用串行总线存储器装置(例如,上文所说明的那些)具有较大的厚度,此由于以下事实:在使用TSOP封装的情况下,所述装置包括安装于经包覆成型封装内的经包覆成型封装。
发明内容
本发明的实施例涉及包括低轮廓通用串行总线快闪存储器装置的半导体装置及形成所述低轮廓通用串行总线快闪存储器装置的方法。所述通用串行总线快闪存储器装置包括集成电路存储器部分及通用串行总线连接器。在实施例中,所述存储器部分及所述通用串行总线连接器两者整体地形成于同一衬底上。
所述通用串行总线快闪存储器装置包括衬底,所述衬底上安装有一个或一个以上快闪存储器电路小片、控制器电路小片、无源组件及用于指示所述存储器何时正被存取的发光二极管。与使用安装在印刷电路板上的TSOP封装的现有技术通用串行总线存储器装置相比,将本发明的半导体电路小片附接到所述衬底且线接合于SIP配置中。省略经囊封的TSOP封装使得所述通用串行总线快闪存储器装置的总厚度减小。
在实施例中,可将成品通用串行总线存储器装置插入外壳内且用作主机装置内的可抽换式通用串行总线快闪存储器组合件。在替代实施例中,可省略所述外壳,且可在其中将所述通用串行总线快闪存储器装置永久性地附接到主机装置的母板的嵌入应用中使用所述装置。在此类实施例中,可在通用串行总线引脚上提供焊料凸块,以便可通过使所述焊料凸块与主机装置母板上的接触垫配合且然后在回流工艺中使所述焊料凸块固化来将所述装置永久性地附接在所述主机装置内。
附图说明
图1是根据本发明的实施例的半导体封装的总制作工艺的流程图。
图2是处于所述制作工艺中的第一步骤的包括在通用串行总线存储器装置上形成的导电图案的所述通用串行总线存储器装置的实施例的俯视图。
图3是处于所述制作工艺中的第一步骤的包括在通用串行总线存储器装置上形成的导电图案及连接器引脚的所述通用串行总线存储器装置的实施例的仰视图。
图4是处于所述制作工艺中的第二步骤的包括安装在通用串行总线存储器装置上的无源组件的所述通用串行总线存储器装置的实施例的俯视图。
图5是处于所述制作工艺中的第三步骤的包括安装在通用串行总线存储器装置上的半导体电路小片的所述通用串行总线存储器装置的实施例的俯视图。
图6是处于所述制作工艺中的第四步骤的包括线接合到通用串行总线存储器装置的半导体电路小片的所述通用串行总线存储器装置的实施例的俯视图。
图7是处于所述制作工艺中的第五步骤的包括通用串行总线存储器装置的包覆成型的所述通用串行总线存储器装置的实施例的仰视图。
图8是处于所述制作工艺中的第六步骤的包括在通用串行总线存储器装置的前角处形成缺口的所述通用串行总线存储器装置的实施例的仰视图。
图9是根据本发明的实施例的存储器装置及外壳的透视图。
图10是根据替代实施例的包括用于将存储器装置永久性地附接到母板的焊料凸块的所述装置的透视图。
图11是包括安装在衬底的第一侧上的半导体电路小片及安装在所述衬底的相对侧上的组件的本发明替代实施例的侧视图。
图12是根据本发明的其它替代实施例的存储器及外壳的透视图。
具体实施方式
现在将参照图1到12来说明实施例,其涉及低轮廓通用串行总线存储器装置。应了解,本发明可以许多不同的形式体现,而不应视为仅限于本文所述的实施例。而是,提供这些实施例旨在使本揭示内容透彻并完整并将本发明全面传达给所属技术领域中的技术人员。实际上,本发明既定涵盖这些实施例的替代形式、修改及等效物,这些实施例的替代形式、修改及等效物包括于由随附权利要求书所界定的本发明的范围及精神内。此外,在本发明的以下详细说明中,阐述了众多具体细节以提供对本发明的透彻理解。然而,所属技术领域中的技术人员应清楚,可在无此类具体细节的情况下实践本发明。
现在将参照图1的流程图及图2至8的俯视图及仰视图来解释本发明的实施例。虽然图2至8各自显示单独的通用串行总线快闪存储器装置100或其一部分,但应了解,可在衬底面板上连同多个其它装置100批次处理装置100以实现规模经济。所述衬底面板上的装置100的行及列的数量可改变。
所述衬底面板以多个衬底102开始(再次,一个此种衬底显示于图2至8中)。衬底102可以是各种不同的芯片载体媒介,包括印刷电路板(PCB)、引线框架或卷带式自动接合(TAB)卷带。当衬底102是PCB时,可通过具有顶导电层及底导电层的芯形成所述衬底。所述芯可由各种电介质材料形成,例如(举例来说)聚酰亚胺层压片、包括FR4及FR5的环氧树脂、双马来酰亚胺三嗪(BT)及类似物。虽然对本发明并非决定性,但所述芯可具有49微米(μm)至200μm之间的厚度,但在替代实施例中,所述芯的厚度可变化超出所述范围。在替代实施例中,所述芯可以是陶瓷或有机物。
包围所述芯的导电层可由以下材料形成:铜或铜合金、镀铜或镀铜合金、镀铜钢或其它已知供在衬底面板上使用的其它金属及材料。所述导电层可具有约10μm至25μm的厚度,但在替代实施例中,所述层的厚度可变化超出所述范围。
在步骤200中,将衬底102钻孔以在衬底102中界定通孔通道104。以举例的方式显示通道104,且所述衬底可包括多于图式中所示的通道104,且所述通道可位于不同于图式中所示的位置中。接下来在步骤202中在顶导电层及底导电层中的一者或其两者上形成导电图案。所述导电图案可包括电迹线106及接触垫108。以举例的方式显示迹线106及接触垫108,且衬底102可包括多于图式中所示的迹线及/或接触垫,且其可位于不同于图式中所示的位置中。可通过各种已知工艺(包括(举例来说)各种光刻工艺)来形成衬底102的顶表面及/或底表面上的导电图案。
在实施例中,通用串行总线连接器可与通用串行总线存储器装置100的存储器部分整体形成。因此,在实施例中,所述导电图案还可界定如图3的仰视图中所示的连接器引脚110。另一选择为,应了解,可独立于衬底102形成连接器引脚110,且此后将连接器引脚110安装在衬底102上。所显示的连接器引脚110用于到主机装置的类型A通用串行总线连接,但涵盖其它类型的通用串行总线连接器引脚可包括于本发明中。图3上还显示,还可在衬底102上提供接地垫112以用于将通用串行总线存储器装置100接地到通用串行总线槽,如下文所解释。
再次参照图1,可接下来在步骤204中在自动光学检测(AOI)中检测衬底102。一旦经检测,可在步骤206中将焊料掩模施加到所述衬底,但使接触垫108及连接器引脚110暴露。在施加所述焊料掩模之后,可在已知电镀或薄膜沉积工艺中在步骤210中用镍/金(Ni/Au)或类似物镀敷接触垫108、连接器引脚110(如果形成于导电图案中)及所述导电图案上的任何其它焊料区域。然后,可在自动化检测过程(步骤212)及在最后视觉检测(步骤216)中检测并测试衬底102以检查电操作并找出污染、刮擦及褪色。
假设衬底102通过检测,那么接下来可如图4中所示在步骤220中将无源组件120附接到衬底102的顶表面。可在已知表面安装及回流工艺中将一个或一个以上无源组件120安装在衬底102上且通过到接触垫的连接(未显示)将所述无源组件电耦合到导电图案。无源组件120可包括(举例来说)一个或一个以上电容器、电阻器及/或电感器,但也涵盖其它组件。还可将发光二极管安装到所述衬底且在回流工艺中将其永久性地附接。当下文所说明的快闪存储器在通用串行总线快闪存储器装置的使用期间被存取时,所述发光二极管可启动。
现在参照图5的俯视图,接下来可在步骤224中将一个或一个以上半导体电路小片附接到衬底102的顶表面。图5的实施例包括快闪存储器电路小片124及控制器电路小片126。举例来说,存储器电路小片124可以是快闪存储器芯片(NOR/NAND),但也涵盖其它类型的存储器电路小片。举例来说,控制器电路小片126可以是ASIC。虽然仅显示单个存储器电路小片124,但应了解,可包括多个存储器电路小片。根据本发明,替代TSOP封装,可将电路小片124、126直接安装到衬底102。将无源组件及电路小片直接安装在SIP(封装中系统)布置中的衬底上使得成品通用串行总线存储器装置与使用TSOP半导体电路小片封装的装置相比高度减小。
现在参照图6,在已将电路小片124、126安装在衬底上之后,可在步骤230中经由线接合130将所述电路小片电耦合到所述衬底。线接合130可连接在电路小片124、126上的电路小片接合垫132与衬底102上的接触垫108之间。图中显示控制器电路小片126堆叠在存储器电路小片124上,但应了解,在替代实施例中,可将电路小片124及126两者直接安装到衬底102。此外,虽然显示电路小片124、126安装在所述衬底的与连接器引脚110的相同侧上,但应了解,在替代实施例中,可将电路小片124及126中的一者或其两者安装在衬底102的与引脚110不同的相对表面上。当安装在所述相对表面上时,将接触垫108也安装在所述相对表面上以允许电路小片124、136电耦合到衬底102。
现在参照图7的仰视图,在实施例中,在将电路小片124、126耦合到衬底102之后,可在步骤232中将所述衬底及电路小片囊封于模制化合物136中以形成通用串行总线快闪存储器装置100。虽然对本发明并非决定性,模制化合物136可以是可从例如(举例来说)住友(Sumito)公司或日东电工(Nitto Denko)公司购得的环氧树脂,所述两个公司总部均在日本。涵盖来自其它制造商的其它模制化合物。可根据各种工艺施加所述模制化合物,包括通过转移模制或注入模制技术。所述模制化合物至少覆盖无源组件120、存储器电路小片124及控制器电路小片126。可保持连接器引脚110不被覆盖及暴露,使得其可与主机装置中的端子配合。还可保持接地垫112不被覆盖及暴露。在实施例中,通用串行总线快闪存储器装置100可具有小于1mm的厚度。
如图8中所示,在所述包覆成型工艺之后,可在步骤234中在装置100的邻近连接器引脚110的前角处形成缺口140。形成缺口140以允许将装置100插入到如下文所解释的外壳中。可通过各种工艺形成所述缺口,例如(举例来说)通过激光切割或借助锯片、水刀或其它切割方法的切割。
在已在步骤234中将面板上的通用串行总线快闪存储器装置100开槽之后,可在步骤236中将相应装置从所述面板单个化以形成图8中所示的成品通用串行总线快闪存储器装置100。可通过各种切割方法中的任一种来将每一装置100单个化,所述切割方法包括锯割、水刀切割、激光切割、水引导激光切割、干式媒介切割及金刚石涂敷线切割。虽然直线切割将界定大致矩形或正方形形状的装置100,但应了解,在本发明的其它实施例中,装置100可具有除矩形及正方形以外的形状。
一旦切割成装置100,那么可在步骤240中测试所述装置以确定所述封装是否正确地起作用。如所属技术领域中已知,此种测试可包括电测试、老化及其它测试。
现在参照图9,在实施例中,可在步骤250中将单个化的通用串行总线快闪存储器装置100安装在外壳150中以形成通用串行总线快闪存储器组合件170。外壳150包括用于保护装置100的存储器部分的经密封后端152及开放端154,使得连接器引脚110可保持暴露。外壳150的前端处的侧156可包括用于接纳通用串行总线快闪存储器装置100的外缘160的槽158。当装置100完全位于外壳150内时,缺口140紧卡在槽158的向前边缘上。可在步骤252中将所属技术领域中已知的光管164附接到装置100的后端以用于从安装在衬底上的发光二极管扩散光。
通用串行总线快闪存储器组合件170以可抽换方式插入到通用串行总线端口中且与主机装置一同使用以在装置100中的存储器电路小片124与所述主机装置之间交换数据。在实施例中,可将装置100电耦合到外壳150以允许装置100在通用串行总线快闪存储器组合件170插入到主机装置的通用串行总线端口内时通过外壳150接地。特定来说,盖152可包括由金属形成的片簧或指状物(未显示),其在通用串行总线装置100插入到盖152中时接触界定于衬底102上的接地垫112。垫112及盖152中的指状物提供到所述主机装置的通用串行总线端口的静电消散的接地路径。
在图10中所示的替代实施例(且由图1的流程图上的虚线指示)中,通用串行总线快闪存储器装置100可用于其中将装置100永久性地附接到主机装置的母板(未显示)的嵌入应用中。在图10的实施例中,可省略外壳150,且也可省略连接器引脚110。可在步骤260中在图10的实施例中将焊料凸块172或焊料膏形式的焊料施加到替代连接器引脚形成的接触垫。虽然显示了两行焊料凸块,但在替代实施例中,可存在单行或两行以上。在步骤262中,然后可将焊料凸块172表面安装到主机装置母板上的接触垫,且(举例来说)通过超声波焊接将所述焊料凸块回流以永久性地将装置100附接并电耦合到所述母板。此后,可将装置100用作所述主机装置的永久性存储器存储资源。可视情况在装置100的其它部分处提供额外焊料凸块172以在装置100附接到所述母板时给所述装置增加结构支撑。
通用串行总线快闪存储器装置100的优点是可以用于图9中的实施例或图10中的实施例相同的方式制作。然而,当装置100用于图10的实施例中时,可在替代实施例中省略缺口140。
在上文所说明的实施例中,已显示半导体电路小片124、126安装在衬底的与其它组件(无源组件120及发光二极管)的相同侧上。在图11中所示的本发明的其它实施例中,可将半导体电路小片124、126安装在衬底102的第一侧上且可将所述组件(例如,无源组件120及发光二极管148)安装在衬底102的相对侧上。在此实施例中,可将无源组件120及发光二极管148安装在与引脚110的相同侧上。通过将所述无源组件及发光二极管置于所述衬底的与半导体电路小片124、126相对的侧上,将要增加的电路小片124及/或126的大小增加装置100的存储容量及/或功能性。可通过在表面安装及回流工艺中将无源组件及发光二极管附接到衬底102来制作图11的装置100。此后,可如上文所说明的那样安装及线接合半导体电路小片124、126。然后,可将装置100囊封于模制化合物(未在图11中显示)中。
在图9中所示的实施例中,将装置100囊封于模制化合物136中。在图12中所示的本发明的其它实施例中,可如上文所说明的那样制作通用串行总线快闪存储器装置100,但可省略所述囊封步骤。此提供甚至更薄的装置100。可相对于在模制化合物136中形成的缺口如上文所说明的那样在衬底102内切割缺口140。可将装置100插入到外壳150中,使得衬底102中的缺口140在装置100完全插入到所述外壳内时紧卡在槽158的边缘上。外壳150可如上文所说明的那样,但在实施例中,假设图12中的装置100具有相对于图9中的装置100的厚度的减小的厚度,那么外壳150也可具有更薄的轮廓。
出于例示及说明的目的,已提供对本发明的以上详细说明。其目的并非为穷尽性或将本发明限定于所揭示的具体形式。依据以上教示,可做出许多修改及变更。选择所说明的实施例旨在最好地解释本发明的原理及其实际应用,从而使其它所属技术领域中的技术人员能够以适合于所构想的具体使用的各种实施例及使用各种修改来最好地利用本发明。本发明的范围既定由其随附权利要求书来界定。

Claims (36)

1、一种制作通用串行总线快闪存储器装置的方法,其包含以下步骤:
(a)在衬底上界定导电图案;
(b)在所述同一衬底上形成连接器引脚,所述连接器引脚能够配合在主机装置的槽内;
(c)将一个或一个以上半导体电路小片线接合到所述衬底;及
(d)经由所述导电图案将所述一个或一个以上半导体电路小片电耦合到所述连接器引脚。
2、如权利要求1所述的方法,所述在衬底上界定导电图案的步骤(a)包含在所述衬底上界定所述连接器引脚的步骤。
3、如权利要求2所述的方法,所述在所述衬底上形成连接器引脚的步骤(b)包含对在所述步骤(a)中界定于所述导电图案中的所述连接器引脚进行镀敷的步骤。
4、如权利要求1所述的方法,所述在所述衬底上形成连接器引脚的步骤(b)包含将连接器引脚附接到所述衬底并将所述连接器引脚电耦合到所述导电图案的步骤。
5、如权利要求1所述的方法,所述将一个或一个以上半导体电路小片线接合到所述衬底的步骤(c)包含将快闪存储器电路小片及控制器电路小片线接合到所述衬底的步骤。
6、如权利要求1所述的方法,所述将一个或一个以上半导体电路小片线接合到所述衬底的步骤(c)包含将所述一个或一个以上半导体电路小片线接合到所述衬底的包括所述连接器引脚的同一侧的步骤。
7、如权利要求1所述的方法,所述将一个或一个以上半导体电路小片线接合到所述衬底的步骤(c)包含将所述一个或一个以上半导体电路小片线接合到所述衬底的与所述包括所述连接器引脚的侧不同的相对侧的步骤。
8、如权利要求1所述的方法,其进一步包含将所述一个或一个以上半导体电路小片囊封于模制化合物中的步骤(e)。
9、如权利要求8所述的方法,其进一步包含在所述经囊封通用串行总线快闪存储器装置的前角中界定一对缺口的步骤(f)。
10、如权利要求9所述的方法,其进一步包含将所述通用串行总线快闪存储器装置安装到外壳内的步骤(g),其中所述缺口啮合所述外壳的前面部分。
11、如权利要求9所述的方法,其进一步包含将焊料凸块附接到所述连接器引脚的步骤(h)及将所述通用串行总线快闪存储器装置永久性地附接到主机装置的母板的步骤(j)。
12、如权利要求11所述的方法,所述将所述通用串行总线快闪存储器装置永久性地附接到主机装置的母板的步骤(j)包含通过所述焊料凸块到所述主机装置的焊料回流将所述通用串行总线快闪存储器装置附接到所述母板的步骤。
13、如权利要求1所述的方法,其进一步包含将一个或一个以上无源组件附接到所述衬底的步骤(k)。
14、如权利要求13所述的方法,其中所述将一个或一个以上无源组件附接到所述衬底的步骤(k)包含将所述一个或一个以上无源组件附接到所述衬底的与所述一个或一个以上半导体小片同一侧的步骤。
15、如权利要求13所述的方法,其中所述将一个或一个以上无源组件附接到所述衬底的步骤(k)包含将所述一个或一个以上无源组件附接到所述衬底的与所述一个或一个以上半导体小片不同的相对侧的步骤。
16、一种制作通用串行总线快闪存储器装置的方法,其包含以下步骤:
(a)在衬底面板的衬底上界定导电图案;
(b)在所述同一衬底上形成连接器引脚,所述连接器引脚能够配合于主机装置的槽内;
(c)将一个或一个以上半导体电路小片线接合到所述衬底;
(d)经由所述导电图案将所述一个或一个以上半导体电路小片电耦合到所述连接器引脚;
(e)在所述通用串行总线快闪存储器装置的前角中界定一对缺口;
(f)将所述通用串行总线快闪存储器装置从所述面板上单个化;及
(g)将所述通用串行总线快闪存储器装置附接在外壳内,其中所述缺口啮合所述外壳的前面部分。
17、如权利要求16所述的方法,其进一步包含将所述一个或一个以上半导体电路小片接地到所述外壳的步骤(h)。
18、如权利要求16所述的方法,其进一步包含在所述将所述通用串行总线快闪存储器装置从所述面板上单个化的步骤(f)之前将所述一个或一个以上半导体电路小片囊封于模制化合物中的步骤(e)。
19、如权利要求16所述的方法,所述在衬底上界定导电图案的步骤(a)包含在所述衬底上界定所述连接器引脚的步骤。
20、如权利要求19所述的方法,所述在所述衬底上形成连接器引脚的步骤(b)包含对在所述步骤(a)中界定于所述导电图案中的所述连接器引脚进行镀敷的步骤。
21、如权利要求16所述的方法,所述在所述衬底上形成连接器引脚的步骤(b)包含对在所述步骤(a)中界定于所述导电图案中的所述连接器引脚进行镀敷的步骤。
22、一种制作通用串行总线快闪存储器装置的方法,其包含以下步骤:
(a)在衬底面板的衬底上界定导电图案;
(b)在所述同一衬底上形成连接器引脚,所述连接器引脚能够配合于主机装置的槽内;
(c)将一个或一个以上半导体电路小片线接合到所述衬底;
(d)经由所述导电图案将所述一个或一个以上半导体电路小片电耦合到所述连接器引脚;
(e)将所述通用串行总线快闪存储器装置从所述面板上单个化;
(f)将焊料凸块附接到所述连接器引脚;及
(g)将所述通用串行总线快闪存储器装置永久性地附接到主机装置的母板。
23、如权利要求22所述的方法,其进一步包含在将所述通用串行总线快闪存储器装置从所述面板上单个化之前将所述一个或一个以上半导体电路小片囊封于模制化合物中的步骤(h)。
24、如权利要求22所述的方法,其进一步包含在所述经囊封通用串行总线快闪存储器装置的前角中界定一对缺口的步骤(j)。
25、如权利要求22所述的方法,其进一步包含在除所述连接器引脚外的区域处将焊料凸块附接到所述通用串行总线快闪存储器装置以在所述通用串行总线快闪存储器装置在所述步骤(g)中被永久性地附接到所述母板时给所述通用串行总线快闪存储器装置增加结构支撑的步骤(k)。
26、一种通用串行总线快闪存储器装置,其包含:
衬底;
导电图案,其界定于所述衬底的表面上;
连接器引脚,其形成于所述衬底上;
一个或一个以上半导体电路小片,其线接合到所述衬底;
模制化合物,其囊封所述一个或一个以上半导体电路小片,所述模制化合物包括界定于所述通用串行总线快闪存储器装置的前角中的一对缺口。
27、如权利要求26所述的通用串行总线快闪存储器装置,其进一步包含其中安装有所述衬底及一个或一个以上半导体电路小片的外壳,所述外壳保持所述连接器引脚暴露且能够与主机装置的槽内的端子配合。
28、如权利要求26所述的通用串行总线快闪存储器装置,其进一步包含用于将所述通用串行总线快闪存储器装置永久性地附接到主机装置的母板的焊料凸块。
29、如权利要求26所述的通用串行总线快闪存储器装置,其中所述一个或一个以上半导体装置被安装到所述衬底的包括所述连接器引脚的同一表面上。
30、如权利要求26所述的通用串行总线快闪存储器装置,其中所述一个或一个以上半导体装置被安装到所述衬底的与包括所述连接器引脚的表面不同的相对表面上。
31、如权利要求26所述的通用串行总线快闪存储器装置,其中所述一个或一个以上半导体装置包括至少一个快闪存储器电路小片及控制器电路小片。
32、如权利要求26所述的通用串行总线快闪存储器装置,其进一步包含安装到所述衬底的无源组件。
33、如权利要求32所述的通用串行总线快闪存储器装置,其中所述无源组件被安装到所述衬底的与所述一个或一个以上电路小片的同一侧上。
34、如权利要求32所述的通用串行总线快闪存储器装置,其中所述无源组件被安装到所述衬底的不同于所述一个或一个以上电路小片的相对侧上。
35、如权利要求26所述的通用串行总线快闪存储器装置,其进一步包含安装到所述衬底的发光二极管。
36、如权利要求35所述的通用串行总线快闪存储器装置,其进一步包含用于扩散由所述发光二极管辐射的光的光管。
CN2008102123744A 2007-12-27 2008-09-17 低轮廓线接合通用串行总线装置 Active CN101471270B (zh)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US11/965,691 US8947883B2 (en) 2007-12-27 2007-12-27 Low profile wire bonded USB device
US11/965,691 2007-12-27

Publications (2)

Publication Number Publication Date
CN101471270A true CN101471270A (zh) 2009-07-01
CN101471270B CN101471270B (zh) 2012-08-15

Family

ID=40796394

Family Applications (1)

Application Number Title Priority Date Filing Date
CN2008102123744A Active CN101471270B (zh) 2007-12-27 2008-09-17 低轮廓线接合通用串行总线装置

Country Status (4)

Country Link
US (2) US8947883B2 (zh)
KR (1) KR101177925B1 (zh)
CN (1) CN101471270B (zh)
TW (1) TWI393500B (zh)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN105897969A (zh) * 2016-06-15 2016-08-24 苏州四维空间智能科技有限公司 一种手机u盘

Families Citing this family (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8947883B2 (en) * 2007-12-27 2015-02-03 Sandisk Technologies Inc. Low profile wire bonded USB device
US8472199B2 (en) * 2008-11-13 2013-06-25 Mosaid Technologies Incorporated System including a plurality of encapsulated semiconductor chips
US20100265704A1 (en) * 2009-04-20 2010-10-21 Moser Baer India Limited Electrical devices with light source
KR20110088885A (ko) 2010-01-29 2011-08-04 삼성전자주식회사 핀 모듈을 포함하는 usb 장치
MX2012001304A (es) * 2011-01-31 2012-08-02 Martin Kuster Dispositivo de almacenamiento externo.
US10014990B2 (en) * 2012-02-13 2018-07-03 Sentinel Connector Systems, Inc. Testing apparatus for a high speed cross over communications jack and methods of operating the same
USD758372S1 (en) 2013-03-13 2016-06-07 Nagrastar Llc Smart card interface
USD759022S1 (en) * 2013-03-13 2016-06-14 Nagrastar Llc Smart card interface
USD864968S1 (en) * 2015-04-30 2019-10-29 Echostar Technologies L.L.C. Smart card interface
KR102600788B1 (ko) * 2016-08-01 2023-11-13 삼성전자주식회사 액세서리를 인식하는 전자 장치 및 방법
US10916878B2 (en) * 2018-06-22 2021-02-09 Western Digital Technologies, Inc. Unitary molded USB device
US10847909B2 (en) 2019-02-21 2020-11-24 Western Digital Technologies, Inc. Data storage devices and connectors for same
KR20210003697A (ko) 2020-12-11 2021-01-12 고동우 게임중독방지usb

Family Cites Families (30)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CA1204213A (en) * 1982-09-09 1986-05-06 Masahiro Takeda Memory card having static electricity protection
JPS61188871U (zh) * 1985-05-16 1986-11-25
US4814943A (en) * 1986-06-04 1989-03-21 Oki Electric Industry Co., Ltd. Printed circuit devices using thermoplastic resin cover plate
SG43129A1 (en) * 1993-10-22 1997-10-17 Molex Inc System for removing electrical charges associated with memory card connectors
KR100266071B1 (ko) * 1997-07-03 2000-09-15 윤종용 칩 온 보드 패키지용 인쇄회로기판 및 그를 이용한 칩 온 보드 패키지
US6040622A (en) 1998-06-11 2000-03-21 Sandisk Corporation Semiconductor package using terminals formed on a conductive layer of a circuit board
US7872871B2 (en) 2000-01-06 2011-01-18 Super Talent Electronics, Inc. Molding methods to manufacture single-chip chip-on-board USB device
US7269004B1 (en) * 2005-04-21 2007-09-11 Super Talent Electronics, Inc. Low-profile USB device
US7249978B1 (en) 2005-10-24 2007-07-31 Super Talent Electronics, Inc. Reduced-length, low-profile USB device and card-like carrier
CN1437089B (zh) 2002-02-05 2012-01-25 劲永科技(苏州)有限公司 用于usb介面的连接装置及其储存器储存装置
JP2003273317A (ja) * 2002-03-19 2003-09-26 Nec Electronics Corp 半導体装置及びその製造方法
US20040087213A1 (en) * 2002-08-16 2004-05-06 Chi-Lei Kao Plug used for connection with a usb receptacle
US7069370B2 (en) 2003-01-31 2006-06-27 Toshiba Corporation USB memory storage apparatus with integrated circuit in a connector
US20050181645A1 (en) 2003-09-11 2005-08-18 Super Talent Electronics Inc. Tube-Shaped Universal-Serial-Bus (USB) Flash-Memory Device with End Clips that Hold an internal Printed-Circuit-Board (PCB)
US20050156333A1 (en) * 2003-09-11 2005-07-21 Super Talent Electronics Inc. Narrow Universal-Serial-Bus (USB) Flash-Memory Card with Straight Sides using a Ball-Grid-Array (BGA) Chip
US6854984B1 (en) * 2003-09-11 2005-02-15 Super Talent Electronics, Inc. Slim USB connector with spring-engaging depressions, stabilizing dividers and wider end rails for flash-memory drive
US7352601B1 (en) * 2003-11-24 2008-04-01 Michael Paul Minneman USB flash memory device
US20060101177A1 (en) * 2004-10-05 2006-05-11 Plustek Inc. System with Universal Serial Bus (USB) host functions and its processing methods
US7052287B1 (en) * 2005-05-16 2006-05-30 Super Talent Electronics, Inc. USB device with plastic housing having integrated plug shell
US7090541B1 (en) 2005-05-27 2006-08-15 Inventec Multimedia & Telecom Corporation Slim USB electronic device
JP2007026421A (ja) 2005-06-15 2007-02-01 Toshiba Corp 携帯型記憶装置
US7218528B2 (en) * 2005-06-21 2007-05-15 Power Digital Card Co., Ltd. Dual connecting interface memory card
DE102005041451A1 (de) * 2005-08-31 2007-03-01 Infineon Technologies Ag Elektronische Steckeinheit
JP4886308B2 (ja) 2005-09-16 2012-02-29 株式会社東芝 Usbメモリ装置
JP2007094718A (ja) 2005-09-28 2007-04-12 Toshiba Corp 半導体記憶装置の製造方法とそれを適用したusbメモリ装置の製造方法
JP2007156682A (ja) * 2005-12-02 2007-06-21 Toshiba Corp 携帯型記憶装置
TWI297156B (en) 2006-02-07 2008-05-21 Phison Electronics Corp Universal serial bus (usb) memory apparatus
US7518879B2 (en) * 2006-03-21 2009-04-14 Phison Electronics Corp. Universal Serial Bus (USB) memory plug
KR100828956B1 (ko) 2006-06-27 2008-05-13 하나 마이크론(주) Usb 메모리 패키지 및 그 제조 방법
US8947883B2 (en) * 2007-12-27 2015-02-03 Sandisk Technologies Inc. Low profile wire bonded USB device

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN105897969A (zh) * 2016-06-15 2016-08-24 苏州四维空间智能科技有限公司 一种手机u盘

Also Published As

Publication number Publication date
CN101471270B (zh) 2012-08-15
KR101177925B1 (ko) 2012-08-28
US9218953B2 (en) 2015-12-22
KR20090071349A (ko) 2009-07-01
US8947883B2 (en) 2015-02-03
TWI393500B (zh) 2013-04-11
US20150155156A1 (en) 2015-06-04
US20090165294A1 (en) 2009-07-02
TW200930181A (en) 2009-07-01

Similar Documents

Publication Publication Date Title
CN101471270B (zh) 低轮廓线接合通用串行总线装置
KR940003375B1 (ko) 반도체 장치 및 그 제조 방법
CN104769714B (zh) 包括交替形成台阶的半导体裸芯堆叠的半导体器件
US6843421B2 (en) Molded memory module and method of making the module absent a substrate support
US8022417B2 (en) Method of assembling semiconductor devices with LEDS
CN102498562A (zh) 柔性电路模块
KR101015266B1 (ko) 고밀도 3차원 반도체 다이 패키지
KR20080088585A (ko) 플래시 메모리 카드 제조방법
US9462705B2 (en) USB device with preassembled lid
KR20090091114A (ko) 고 용량 메모리 카드를 위한 단일층 기판을 형성하는 방법
US9236368B2 (en) Semiconductor device including embedded controller die and method of making same
US5289349A (en) Integrated circuit card
JP3976984B2 (ja) 半導体装置及びその製造方法
CN215643699U (zh) 一种存储模块及存储装置
CN113039052B (zh) 引线框架装配件及引线框架的两步模制成型方法
KR100476669B1 (ko) 칩온보드패키지용인쇄회로기판및그를이용한칩온보드패키지와칩카드
US20100265704A1 (en) Electrical devices with light source
JP2004349396A (ja) 半導体装置およびその製造方法
KR19990000701A (ko) 칩 온 보드(cob) 패키지용 인쇄회로기판 및 그를 이용한 칩 온 보드 패키지
EP0551529A1 (en) Method for replacing chips
JP2007058870A (ja) メモリカードの製造方法
JPH0687486B2 (ja) Icカード用モジュール

Legal Events

Date Code Title Description
C06 Publication
PB01 Publication
C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
C14 Grant of patent or utility model
GR01 Patent grant
ASS Succession or assignment of patent right

Owner name: SANDISK TECHNOLOGIES, INC.

Free format text: FORMER OWNER: SANDISK CORPORATION

Effective date: 20121218

C41 Transfer of patent application or patent right or utility model
TR01 Transfer of patent right

Effective date of registration: 20121218

Address after: American Texas

Patentee after: Sandisk Corp.

Address before: American California

Patentee before: Sandisk Corp.

C56 Change in the name or address of the patentee
CP01 Change in the name or title of a patent holder

Address after: American Texas

Patentee after: DELPHI INT OPERATIONS LUX SRL

Address before: American Texas

Patentee before: Sandisk Corp.