CN100524657C - 形成纳米团簇电荷存储器件的方法 - Google Patents

形成纳米团簇电荷存储器件的方法 Download PDF

Info

Publication number
CN100524657C
CN100524657C CNB2005800209707A CN200580020970A CN100524657C CN 100524657 C CN100524657 C CN 100524657C CN B2005800209707 A CNB2005800209707 A CN B2005800209707A CN 200580020970 A CN200580020970 A CN 200580020970A CN 100524657 C CN100524657 C CN 100524657C
Authority
CN
China
Prior art keywords
layer
area
gate oxide
charge storage
zone
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
CNB2005800209707A
Other languages
English (en)
Chinese (zh)
Other versions
CN101006568A (zh
Inventor
罗伯特·F·施泰梅尔
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NXP USA Inc
Original Assignee
Freescale Semiconductor Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Freescale Semiconductor Inc filed Critical Freescale Semiconductor Inc
Publication of CN101006568A publication Critical patent/CN101006568A/zh
Application granted granted Critical
Publication of CN100524657C publication Critical patent/CN100524657C/zh
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • BPERFORMING OPERATIONS; TRANSPORTING
    • B82NANOTECHNOLOGY
    • B82YSPECIFIC USES OR APPLICATIONS OF NANOSTRUCTURES; MEASUREMENT OR ANALYSIS OF NANOSTRUCTURES; MANUFACTURE OR TREATMENT OF NANOSTRUCTURES
    • B82Y10/00Nanotechnology for information processing, storage or transmission, e.g. quantum computing or single electron logic
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B41/00Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
    • H10B41/40Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the peripheral circuit region
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B41/00Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
    • H10B41/40Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the peripheral circuit region
    • H10B41/42Simultaneous manufacture of periphery and memory cells
    • H10B41/49Simultaneous manufacture of periphery and memory cells comprising different types of peripheral transistor
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B69/00Erasable-and-programmable ROM [EPROM] devices not provided for in groups H10B41/00 - H10B63/00, e.g. ultraviolet erasable-and-programmable ROM [UVEPROM] devices
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S438/00Semiconductor device manufacturing: process
    • Y10S438/962Quantum dots and lines

Landscapes

  • Engineering & Computer Science (AREA)
  • Chemical & Material Sciences (AREA)
  • Nanotechnology (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Crystallography & Structural Chemistry (AREA)
  • Mathematical Physics (AREA)
  • Manufacturing & Machinery (AREA)
  • Semiconductor Memories (AREA)
  • Non-Volatile Memory (AREA)
  • Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
  • Electrodes Of Semiconductors (AREA)
  • Thin Film Transistor (AREA)
CNB2005800209707A 2004-06-25 2005-05-11 形成纳米团簇电荷存储器件的方法 Expired - Fee Related CN100524657C (zh)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US10/876,805 US7091089B2 (en) 2004-06-25 2004-06-25 Method of forming a nanocluster charge storage device
US10/876,805 2004-06-25

Publications (2)

Publication Number Publication Date
CN101006568A CN101006568A (zh) 2007-07-25
CN100524657C true CN100524657C (zh) 2009-08-05

Family

ID=35506402

Family Applications (1)

Application Number Title Priority Date Filing Date
CNB2005800209707A Expired - Fee Related CN100524657C (zh) 2004-06-25 2005-05-11 形成纳米团簇电荷存储器件的方法

Country Status (5)

Country Link
US (1) US7091089B2 (enExample)
JP (1) JP4901729B2 (enExample)
CN (1) CN100524657C (enExample)
TW (1) TWI396238B (enExample)
WO (1) WO2006007080A2 (enExample)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102456629A (zh) * 2010-10-19 2012-05-16 上海宏力半导体制造有限公司 存储器件的形成方法

Families Citing this family (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7361543B2 (en) * 2004-11-12 2008-04-22 Freescale Semiconductor, Inc. Method of forming a nanocluster charge storage device
US7183159B2 (en) * 2005-01-14 2007-02-27 Freescale Semiconductor, Inc. Method of forming an integrated circuit having nanocluster devices and non-nanocluster devices
US20060199335A1 (en) * 2005-03-04 2006-09-07 Freescale Semiconductor, Inc. Electronic devices including non-volatile memory structures and processes for forming the same
JP2006319294A (ja) * 2005-05-11 2006-11-24 Hynix Semiconductor Inc 半導体素子の高電圧用ゲート酸化膜形成方法及び半導体素子の高電圧用トランジスタ
US7432158B1 (en) 2006-07-25 2008-10-07 Freescale Semiconductor, Inc. Method for retaining nanocluster size and electrical characteristics during processing
US7445984B2 (en) 2006-07-25 2008-11-04 Freescale Semiconductor, Inc. Method for removing nanoclusters from selected regions
US7816211B2 (en) * 2007-01-26 2010-10-19 Freescale Semiconductor, Inc. Method of making a semiconductor device having high voltage transistors, non-volatile memory transistors, and logic transistors
US9299568B2 (en) 2007-05-25 2016-03-29 Cypress Semiconductor Corporation SONOS ONO stack scaling
US8614124B2 (en) 2007-05-25 2013-12-24 Cypress Semiconductor Corporation SONOS ONO stack scaling
US9431549B2 (en) 2007-12-12 2016-08-30 Cypress Semiconductor Corporation Nonvolatile charge trap memory device having a high dielectric constant blocking region
US7799634B2 (en) * 2008-12-19 2010-09-21 Freescale Semiconductor, Inc. Method of forming nanocrystals
US7871886B2 (en) * 2008-12-19 2011-01-18 Freescale Semiconductor, Inc. Nanocrystal memory with differential energy bands and method of formation
US9102522B2 (en) 2009-04-24 2015-08-11 Cypress Semiconductor Corporation Method of ONO integration into logic CMOS flow
US8071453B1 (en) 2009-04-24 2011-12-06 Cypress Semiconductor Corporation Method of ONO integration into MOS flow
US8383479B2 (en) 2009-07-21 2013-02-26 Sandisk Technologies Inc. Integrated nanostructure-based non-volatile memory fabrication
US9230977B2 (en) 2013-06-21 2016-01-05 Taiwan Semiconductor Manufacturing Company, Ltd. Embedded flash memory device with floating gate embedded in a substrate
US8883624B1 (en) 2013-09-27 2014-11-11 Cypress Semiconductor Corporation Integration of a memory transistor into high-K, metal gate CMOS process flow
KR102258369B1 (ko) * 2014-06-23 2021-05-31 삼성전자주식회사 수직형 메모리 장치 및 이의 제조 방법
TW201825384A (zh) * 2016-08-22 2018-07-16 國立研究開發法人科學技術振興機構 記憶組件
US20230335582A1 (en) * 2022-04-13 2023-10-19 Micron Technology, Inc. Memory device isolation structure and method

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030235081A1 (en) * 2002-06-21 2003-12-25 Micron Technology, Inc. Nanocrystal write once read only memory for archival storage
US20040038492A1 (en) * 2002-04-17 2004-02-26 Tsutomu Okazaki Method of manufacturing a semiconductor device

Family Cites Families (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4538693B2 (ja) * 1998-01-26 2010-09-08 ソニー株式会社 メモリ素子およびその製造方法
US6339002B1 (en) 1999-02-10 2002-01-15 International Business Machines Corporation Method utilizing CMP to fabricate double gate MOSFETS with conductive sidewall contacts
US6320784B1 (en) 2000-03-14 2001-11-20 Motorola, Inc. Memory cell and method for programming thereof
US6297095B1 (en) 2000-06-16 2001-10-02 Motorola, Inc. Memory device that includes passivated nanoclusters and method for manufacture
KR100357692B1 (ko) * 2000-10-27 2002-10-25 삼성전자 주식회사 비휘발성 메모리소자 및 그 제조방법
US6444545B1 (en) 2000-12-19 2002-09-03 Motorola, Inc. Device structure for storing charge and method therefore
JP4713752B2 (ja) * 2000-12-28 2011-06-29 財団法人国際科学振興財団 半導体装置およびその製造方法
TW546840B (en) * 2001-07-27 2003-08-11 Hitachi Ltd Non-volatile semiconductor memory device
US6580132B1 (en) 2002-04-10 2003-06-17 International Business Machines Corporation Damascene double-gate FET
US7189606B2 (en) 2002-06-05 2007-03-13 Micron Technology, Inc. Method of forming fully-depleted (FD) SOI MOSFET access transistor
JP2004153037A (ja) * 2002-10-31 2004-05-27 Renesas Technology Corp 半導体装置の製造方法
JP4477886B2 (ja) * 2003-04-28 2010-06-09 株式会社ルネサステクノロジ 半導体装置の製造方法
US6958265B2 (en) * 2003-09-16 2005-10-25 Freescale Semiconductor, Inc. Semiconductor device with nanoclusters

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040038492A1 (en) * 2002-04-17 2004-02-26 Tsutomu Okazaki Method of manufacturing a semiconductor device
US20030235081A1 (en) * 2002-06-21 2003-12-25 Micron Technology, Inc. Nanocrystal write once read only memory for archival storage

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102456629A (zh) * 2010-10-19 2012-05-16 上海宏力半导体制造有限公司 存储器件的形成方法

Also Published As

Publication number Publication date
WO2006007080A2 (en) 2006-01-19
CN101006568A (zh) 2007-07-25
JP2008504681A (ja) 2008-02-14
JP4901729B2 (ja) 2012-03-21
TW200616096A (en) 2006-05-16
TWI396238B (zh) 2013-05-11
WO2006007080A3 (en) 2006-09-08
US7091089B2 (en) 2006-08-15
US20050287729A1 (en) 2005-12-29

Similar Documents

Publication Publication Date Title
CN100524657C (zh) 形成纳米团簇电荷存储器件的方法
CN100435286C (zh) 形成纳米簇电荷存储器件的方法
US7361543B2 (en) Method of forming a nanocluster charge storage device
US9461138B2 (en) Non-volatile semiconductor memory with nitride sidewall contacting nitride layer of ONO gate stack and methods for producing the same
US20060110883A1 (en) Method for forming a memory device
US6043124A (en) Method for forming high density nonvolatile memories with high capacitive-coupling ratio
US20030032225A1 (en) Method to controllably form notched polysilicon gate structures
US20060008996A1 (en) Method for fabricating semiconductor device by using radical oxidation
US7645663B2 (en) Method of producing non volatile memory device
US9418864B2 (en) Method of forming a non volatile memory device using wet etching
TWI555066B (zh) 半導體元件的製作方法
KR100482758B1 (ko) 반도체 소자의 제조 방법
US6211016B1 (en) Method for forming high density nonvolatile memories with high capacitive-coupling ratio
US20100001353A1 (en) SANOS Memory Cell Structure
US6162684A (en) Ammonia annealed and wet oxidized LPCVD oxide to replace ono films for high integrated flash memory devices
US6207505B1 (en) Method for forming high density nonvolatile memories with high capacitive-coupling ratio
JPH09223752A (ja) 不揮発性半導体記憶装置の製造方法
US20030181007A1 (en) Method for reducing random bit failures of flash memories
US6204124B1 (en) Method for forming high density nonvolatile memories with high capacitive-coupling ratio
CN118019340A (zh) Sonos存储器制造方法
US7785965B2 (en) Dual storage node memory devices and methods for fabricating the same
KR20070021271A (ko) 나노클러스터 전하 저장 장치를 형성하는 방법
US20020090783A1 (en) Use of atomic oxidation for fabrication of oxide-nitride-oxide stack for flash memory devices
KR20070023770A (ko) 나노클러스터 전하 저장 디바이스 형성방법
CN114093880A (zh) 半导体结构的处理方法及三维存储器

Legal Events

Date Code Title Description
C06 Publication
PB01 Publication
C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
C14 Grant of patent or utility model
GR01 Patent grant
CF01 Termination of patent right due to non-payment of annual fee
CF01 Termination of patent right due to non-payment of annual fee

Granted publication date: 20090805

Termination date: 20180511