WO2023229021A1 - Dispositif électroluminescent à semi-conducteur - Google Patents

Dispositif électroluminescent à semi-conducteur Download PDF

Info

Publication number
WO2023229021A1
WO2023229021A1 PCT/JP2023/019574 JP2023019574W WO2023229021A1 WO 2023229021 A1 WO2023229021 A1 WO 2023229021A1 JP 2023019574 W JP2023019574 W JP 2023019574W WO 2023229021 A1 WO2023229021 A1 WO 2023229021A1
Authority
WO
WIPO (PCT)
Prior art keywords
wiring
light emitting
substrate
emitting device
semiconductor light
Prior art date
Application number
PCT/JP2023/019574
Other languages
English (en)
Japanese (ja)
Inventor
晃輝 坂本
Original Assignee
ローム株式会社
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by ローム株式会社 filed Critical ローム株式会社
Publication of WO2023229021A1 publication Critical patent/WO2023229021A1/fr

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01SDEVICES USING THE PROCESS OF LIGHT AMPLIFICATION BY STIMULATED EMISSION OF RADIATION [LASER] TO AMPLIFY OR GENERATE LIGHT; DEVICES USING STIMULATED EMISSION OF ELECTROMAGNETIC RADIATION IN WAVE RANGES OTHER THAN OPTICAL
    • H01S5/00Semiconductor lasers
    • H01S5/02Structural details or components not essential to laser action
    • H01S5/022Mountings; Housings
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01SDEVICES USING THE PROCESS OF LIGHT AMPLIFICATION BY STIMULATED EMISSION OF RADIATION [LASER] TO AMPLIFY OR GENERATE LIGHT; DEVICES USING STIMULATED EMISSION OF ELECTROMAGNETIC RADIATION IN WAVE RANGES OTHER THAN OPTICAL
    • H01S5/00Semiconductor lasers
    • H01S5/02Structural details or components not essential to laser action
    • H01S5/022Mountings; Housings
    • H01S5/02208Mountings; Housings characterised by the shape of the housings
    • H01S5/02212Can-type, e.g. TO-CAN housings with emission along or parallel to symmetry axis
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01SDEVICES USING THE PROCESS OF LIGHT AMPLIFICATION BY STIMULATED EMISSION OF RADIATION [LASER] TO AMPLIFY OR GENERATE LIGHT; DEVICES USING STIMULATED EMISSION OF ELECTROMAGNETIC RADIATION IN WAVE RANGES OTHER THAN OPTICAL
    • H01S5/00Semiconductor lasers
    • H01S5/02Structural details or components not essential to laser action
    • H01S5/022Mountings; Housings
    • H01S5/0239Combinations of electrical or optical elements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01SDEVICES USING THE PROCESS OF LIGHT AMPLIFICATION BY STIMULATED EMISSION OF RADIATION [LASER] TO AMPLIFY OR GENERATE LIGHT; DEVICES USING STIMULATED EMISSION OF ELECTROMAGNETIC RADIATION IN WAVE RANGES OTHER THAN OPTICAL
    • H01S5/00Semiconductor lasers
    • H01S5/06Arrangements for controlling the laser output parameters, e.g. by operating on the active medium
    • H01S5/062Arrangements for controlling the laser output parameters, e.g. by operating on the active medium by varying the potential of the electrodes

Definitions

  • the present disclosure relates to a semiconductor light emitting device.
  • One type of semiconductor light emitting device is a semiconductor laser device that includes a semiconductor light emitting element as a laser light source (see, for example, Patent Document 1). Such semiconductor laser devices are widely used as light source devices installed in various electronic devices.
  • a semiconductor light emitting device includes, for example, a switching element and a capacitor that drive a semiconductor light emitting element. Therefore, parasitic inductance exists on the wiring path of the circuit including the semiconductor light emitting device. Parasitic inductance can affect the output characteristics of semiconductor light emitting devices.
  • a semiconductor light emitting device that is one aspect of the present disclosure includes a substrate, a light emitting element mounted on the substrate, a transistor mounted on the substrate and configured to drive the light emitting element, and a transistor mounted on the substrate.
  • a capacitor module mounted on the substrate, having a main surface facing the substrate, a first connection electrode and a second connection electrode provided on the main surface, and electrically connected to the light emitting element.
  • the capacitor module includes a silicon substrate having a first surface and a second surface facing opposite to each other, the first connection electrode provided on the first surface, and the first connection electrode provided on the second surface. and a counter electrode that faces the connection electrode.
  • parasitic inductance can be reduced.
  • FIG. 1 is a perspective view schematically showing an exemplary semiconductor light emitting device according to a first embodiment.
  • FIG. 2 is a schematic cross-sectional view of the semiconductor light emitting device of FIG.
  • FIG. 3 is a perspective view schematically showing the stem and lead pin.
  • FIG. 4 is a perspective view schematically showing the stem and lead pins as seen from a viewpoint opposite to FIG. 3.
  • FIG. 5 is a perspective view schematically showing a semiconductor light emitting device and a drive board.
  • FIG. 6 is a plan view schematically showing the light emitting module according to the first embodiment.
  • FIG. 7 is a perspective view of the light emitting module of FIG. 6.
  • 8 is a plan view showing the internal wiring structure of the substrate of the light emitting module of FIG. 6.
  • FIG. 9 is a plan view showing the internal wiring structure of the substrate of the light emitting module of FIG. 6.
  • FIG. 10 is a cross-sectional view taken along line 10-10 in FIG.
  • FIG. 11 is a cross-sectional view taken along line 11-11 in FIG.
  • FIG. 12 is a circuit diagram schematically showing the electrical configuration of the semiconductor light emitting device.
  • FIG. 13 is a sectional view showing a light emitting module of a comparative example.
  • FIG. 14 is a sectional view showing a light emitting module including a capacitor module of a modified example.
  • FIG. 15 is a sectional view showing a light emitting module including a capacitor module according to a modified example.
  • FIG. 16 is a sectional view showing a light emitting module including a capacitor module according to a modified example.
  • FIG. 17 is a perspective view schematically showing a light emitting module including a modified example of a substrate.
  • FIG. 18 is a plan view showing the internal wiring structure of the substrate of FIG. 17.
  • FIG. 19 is a plan view showing the internal wiring structure of the substrate of FIG. 17.
  • FIG. 20 is a plan view showing the internal wiring structure of the substrate of FIG. 17.
  • 21 is a cross-sectional view of FIG. 17 taken along line 21-21 of FIG. 18.
  • FIG. 22 is a perspective view schematically showing an exemplary semiconductor light emitting device according to the second embodiment.
  • FIG. 23 is a plan view schematically showing the semiconductor light emitting device of FIG. 22.
  • FIG. 24 is a plan view showing the internal wiring structure of the substrate of the light emitting module of FIG. 22.
  • FIG. 25 is a plan view showing the internal wiring structure of the substrate of the light emitting module of FIG. 22.
  • FIG. 26 is a cross-sectional view taken along line 26-26 in FIG. 23.
  • FIG. 27 is a cross-sectional view taken along line 27-27 in FIG. 23.
  • FIG. 1 is a perspective view schematically showing an exemplary semiconductor light emitting device 10A according to the first embodiment.
  • FIG. 2 is a cross-sectional view of the semiconductor light emitting device 10A of FIG. 1. Note that in this disclosure, constituent members may be described based on mutually orthogonal XYZ axes shown in figures such as FIG. 1 for the purpose of explanation only. In the following, the +Z direction is defined as top, the -Z direction as bottom, the +X direction as right, and the -X direction as left.
  • the semiconductor light emitting device 10A shown in FIG. 1 can be used, for example, in a laser system as LiDAR (Light Detection and Ranging, Laser Imaging Detection and Ranging), which is an example of three-dimensional distance measurement. Note that the semiconductor light emitting device 10A may be used in a laser system for two-dimensional distance measurement.
  • LiDAR Light Detection and Ranging, Laser Imaging Detection and Ranging
  • the semiconductor light emitting device 10A includes a stem 20, a light emitting module 30A mounted on the stem 20, and a surrounding member 40.
  • Stem 20 includes a base 22 and a heat sink 24 erected on base 22.
  • the light emitting module 30A is mounted on the heat sink 24.
  • the surrounding member 40 is provided on the base 22 so as to surround the light emitting module 30A and the heat sink 24.
  • the structure in which the light emitting module 30A is packaged using the stem 20 and the surrounding member 40 is also called a CAN package structure.
  • the surrounding member 40 defines an accommodation space 42 that accommodates the light emitting module 30A.
  • the surrounding member 40 is fixed to the base 22 of the stem 20, and together with the stem 20, the housing space 42 is hermetically sealed to form a hollow sealed structure.
  • the surrounding member 40 includes a cap 44 and a transparent plate 46 (see FIG. 2).
  • the light-transmitting plate 46 may be omitted depending on the use of the semiconductor light-emitting device 10A.
  • the material of the cap 44 is not particularly limited, it is formed of a metal material having light-shielding properties, such as iron (Fe) or Fe alloy.
  • the cap 44 includes a top portion 44A, a cylinder portion 44B, and a flange portion 44C, and the top portion 44A, cylinder portion 44B, and flange portion 44C are integrally formed.
  • the cylindrical portion 44B is formed, for example, in a cylindrical shape.
  • the top portion 44A is located at one end (the upper end in FIGS. 1 and 2) of the cylindrical portion 44B, and the flange portion 44C is located at the other end (the lower end in FIGS. 1 and 2) of the cylindrical portion 44B.
  • the flange portion 44C is fixed to the surface 22A of the base 22 by, for example, welding or a bonding material.
  • the top portion 44A includes a window portion 44AW through which light emitted from the light emitting module 30A passes.
  • the window portion 44AW is formed, for example, in a circular shape.
  • the light-transmitting plate 46 is fixed from the inside of the cap 44 to the top portion 44A using a bonding material or the like to close the window portion 44AW.
  • the light-transmitting plate 46 is made of a transparent material such as glass, and transmits light passing through the window portion 44AW. Furthermore, the transparent plate 46 also serves as a sealing member that seals the housing space 42 of the light emitting module 30A surrounded by the surrounding member 40.
  • the light emitting module 30A includes a substrate 50A, a light emitting element 60, and a light emitting element drive circuit 70.
  • the light emitting element 60 and the light emitting element driving circuit 70 are mounted on the substrate 50A.
  • the light emitting element 60 is a laser diode (semiconductor laser element).
  • the light emitting element drive circuit 70 includes a transistor 80 that drives the light emitting element 60.
  • the transistor 80 is mounted on the substrate 50A as a vertical metal oxide semiconductor field effect transistor (MOSFET).
  • MOSFET vertical metal oxide semiconductor field effect transistor
  • the light emitting element drive circuit 70 further includes a first capacitor module 110 and a second capacitor module 120.
  • the first and second capacitor modules 110, 120 include silicon capacitors.
  • the light emitting element driving circuit 70 drives the light emitting element 60 by supplying the charges accumulated in the first and second capacitor modules 110 and 120 to the light emitting element 60 via the transistor 80 as a pulse current.
  • FIG. 3 is a perspective view schematically showing the structure of the stem 20
  • FIG. 4 is a perspective view of the stem 20 seen from the opposite viewpoint from FIG.
  • the stem 20 includes a base 22 and a heat sink 24.
  • the base 22 and the heat sink 24 are integrally formed.
  • the stem 20 is made of a conductive material such as copper (Cu), Cu alloy, Fe, Fe alloy, or the like. Note that the base 22 and the heat sink 24 may be formed of different metals.
  • the base 22 has, for example, a substantially circular shape when viewed in the thickness direction of the base 22.
  • the thickness direction of the base 22 refers to a direction (Z-axis direction) orthogonal to the surface 22A of the base 22.
  • the size of the base 22 is not particularly limited.
  • the heat sink 24 is integrally provided on the surface 22A of the base 22.
  • the heat sink 24 has, for example, a substantially fan shape when viewed in the thickness direction of the base 22.
  • the size of the heat sink 24 is not particularly limited.
  • the heat sink 24 includes a planar support surface 24A, and the light emitting module 30A shown in FIGS. 1 and 2 is mounted on this support surface 24A.
  • the light emitting module 30A is bonded to the support surface 24A using a conductive bonding material (not shown), and is electrically connected to the heat sink 24 via the conductive bonding material.
  • the heat sink 24 is electrically connected to the transistor 80 of the light emitting module 30A via a conductive bonding material.
  • a conductive bonding material for example, a conductive paste such as silver (Ag) paste can be used.
  • the base 22 includes a plurality of through holes passing through the base 22 in the thickness direction, for example, three through holes 26A, 26B, and 26C in the first embodiment.
  • Each of the through holes 26A, 26B, and 26C has, for example, a substantially circular shape when viewed in the thickness direction of the base 22.
  • the size of each through hole 26A, 26B, 26C is not particularly limited.
  • FIG. 5 is a perspective view schematically showing a mounting example of the semiconductor light emitting device 10A.
  • the semiconductor light emitting device 10A is mounted on a drive board 910 that controls driving of the light emitting module 30A.
  • the semiconductor light emitting device 10A includes a plurality of lead pins that electrically connect the light emitting module 30A and the drive board 910.
  • the semiconductor light emitting device 10A of the first embodiment includes four lead pins 142A, 142B, 142C, and 142D.
  • lead pins 142A and 142B correspond to first lead pins
  • lead pin 142D corresponds to second lead pin
  • lead pin 142C corresponds to third lead pin.
  • the lead pins 142A, 142B, and 142C pass through the base 22.
  • lead pins 142A, 142B, and 142C are inserted into through holes 26A, 26B, and 26C of base 22, respectively.
  • the insides of these through holes 26A, 26B, and 26C are filled with an insulating material 144 that electrically insulates the lead pins 142A, 142B, and 142C from the base 22, respectively.
  • the insulating material 144 is made of glass or the like, for example.
  • the lead pins 142A, 142B, 142C include connecting portions 146A, 146B, 146C and terminal portions 148A, 148B, 148C.
  • the connecting portions 146A, 146B, and 146C are portions that protrude from the front surface 22A of the base 22, and the terminal portions 148A, 148B, and 148C are portions that protrude from the back surface 22B of the base 22.
  • the lengths of the connecting portions 146A, 146B, and 146C are not particularly limited.
  • the lead pin 142D includes a connecting portion 146D and a terminal portion 148D.
  • the connecting portion 146D is provided at one end of the terminal portion 148D and is joined to the back surface 22B of the base 22. Therefore, lead pin 142D is fixed to base 22.
  • the lead pin 142D is fixed at a position overlapping the heat sink 24 when viewed in the thickness direction of the base 22.
  • This lead pin 142D is electrically connected to the transistor 80 of the light emitting module 30A via the base 22 and the heat sink 24.
  • the terminal portions 148A, 148B, 148C, and 148D of the lead pins 142A, 142B, 142C, and 142D are used for mounting the semiconductor light emitting device 10A on the drive board 910.
  • the lengths of the terminal portions 148A, 148B, 148C, and 148D are not particularly limited.
  • the lengths of the terminal portions 148A, 148B, 148C, and 148D when the semiconductor light emitting device 10A is mounted on the drive board 910 shown in FIG. Equivalent to. As this distance increases, the terminal portions 148A, 148B, 148C, and 148D become longer, and the thermal resistance generated at the lead pins 142A, 142B, 142C, and 142D increases. Since such thermal resistance becomes a factor in increasing the temperature of the light emitting element 60, it is desirable that the distance between the back surface 22B of the base 22 and the drive board 910 be short.
  • connection portions 146A, 146B, 146C of lead pins 142A, 142B, 142C are electrically connected to light emitting module 30A by wires 152A, 152B, 152C, respectively.
  • a metal material such as gold (Au) can be used for the wires 152A, 152B, and 152C.
  • the connecting portion 146A is electrically connected to the transistor 80 of the light emitting module 30A by, for example, two wires 152A. Note that the number of wires 152A may be one, or three or more.
  • the connection portion 146B is electrically connected to the transistor 80 of the light emitting module 30A by, for example, one wire 152B.
  • the connection portion 146C is electrically connected to an external element connection pad 160 provided on the substrate 50A of the light emitting module 30A by, for example, one wire 152C.
  • the external element connection pad 160 is used to connect an external element to the substrate 50A (light emitting module 30A).
  • the external element connected to the external element connection pad 160 is a Schottky barrier diode (SBD) 906 (see FIG. 12) provided on the drive board 910.
  • SBD 906 is connected in antiparallel to the light emitting element 60 and functions as a protection diode for the light emitting element 60, thereby suppressing reverse current from flowing through the light emitting element 60.
  • FIG. 6 is a plan view schematically showing the light emitting module 30A according to the first embodiment
  • FIG. 7 is a perspective view of the light emitting module 30A
  • 8 and 9 are plan views showing the internal wiring structure of the substrate 50A of the light emitting module 30A.
  • 10 is a cross-sectional view taken along line 10-10 in FIG. 6, and
  • FIG. 11 is a cross-sectional view taken along line 11-11 in FIG.
  • the substrate 50A has a rectangular shape.
  • the size of the substrate 50A is not particularly limited.
  • the substrate 50A has a substantially square shape having a first side surface 52A and a second side surface 52B that are parallel to each other, and a third side surface 52C and a fourth side surface 52D that are parallel to each other and connect the first side surface 52A and the second side surface 52B. have.
  • parallel used in the present disclosure includes not only cases where two objects are completely parallel to each other, but also cases where two objects are not completely parallel but substantially parallel.
  • a light emitting element 60 that is a laser diode, a transistor 80 that drives the light emitting element 60, a first capacitor module 110, and a second capacitor module 120 are mounted on the substrate 50A.
  • the light emitting element 60, the transistor 80, the first capacitor module 110, and the second capacitor module 120 each have a rectangular shape in a plan view of the substrate 50A.
  • a plan view of the substrate 50A means viewing the object in the thickness direction (Y-axis direction) of the substrate 50A.
  • the light emitting element 60 has a first side surface 62A and a second side surface 62B that are parallel to each other, and a third side surface that is parallel to each other that connects the first side surface 62A and the second side surface 62B in a plan view of the substrate 50A. It has a rectangular shape having a fourth side surface 62C and a fourth side surface 62D. In the light emitting element 60, the third side surface 62C and the fourth side surface 62D are shorter than the first side surface 62A and the second side surface 62B.
  • the light emitting element 60 is arranged such that the third side surface 62C of the light emitting element 60 is parallel to and adjacent to the third side surface 52C of the substrate 50A.
  • the light emitting element 60 is disposed at a position closer to the third side surface 52C of the substrate 50A than the center of the substrate 50A in a plan view of the substrate 50A.
  • the light emitting element 60 includes a light emitting end surface 64 at a position of the third side surface 62C of the light emitting element 60, and a light emitting end surface in a direction substantially perpendicular to the light emitting end surface 64 (approximately +Z direction). Laser light is emitted from 64.
  • the light emitting element 60 includes an anode electrode 66 provided on the front surface 60A of the light emitting element 60, and a cathode electrode 68 provided on the back surface 60B of the light emitting element 60.
  • An electrode 68 is bonded to the substrate 50A.
  • the transistor 80 has a first side surface 82A and a second side surface 82B that are parallel to each other, and a first side surface 82A and a second side surface 82B that are parallel to each other in a plan view of the substrate 50A. It has a rectangular shape with a third side surface 82C and a fourth side surface 82D that are connected and parallel to each other. In the transistor 80, the third side surface 82C and the fourth side surface 82D are shorter than the first side surface 82A and the second side surface 82B.
  • the transistor 80 is arranged such that the fourth side surface 82D of the transistor 80 is parallel to and adjacent to the fourth side surface 52D of the substrate 50A. Further, the transistor 80 is arranged such that the third side surface 82C of the transistor 80 is parallel to and adjacent to the fourth side surface 62D of the light emitting element 60.
  • the transistor 80 implemented as a vertical MOSFET has a source electrode 84 provided on a part of the surface 80A of the transistor 80, and a source electrode 84 provided on a part of the surface 80A of the transistor 80.
  • a gate electrode 86 (see FIG. 7) is provided.
  • the source electrode 84 is formed to have a larger size than the gate electrode 86.
  • the transistor 80 includes a drain electrode 88 provided almost entirely on the back surface 80B of the transistor 80, and this drain electrode 88 is joined to the substrate 50A.
  • the gate electrode 86 of the transistor 80 is electrically connected to the connection portion 146B of the lead pin 142B by a wire 152B.
  • a control voltage for controlling switching of the transistor 80 is supplied to the gate electrode 86 from a gate driver 908 (see FIG. 12) provided on a drive substrate 910 shown in FIG. 5 via a lead pin 142B and a wire 152B.
  • the source electrode 84 of the transistor 80 is electrically connected to the connection portion 146A of the lead pin 142A by a wire 152A.
  • a ground voltage is applied to the source electrode 84 from the drive board 910 via the lead pin 142A and the wire 152A.
  • the source electrode 84 of the transistor 80 is electrically connected to the anode electrode 66 of the light emitting element 60 by a plurality of wires 190, for example, four wires 190 in the first embodiment.
  • These wires 190 form a wiring path connecting the transistor 80 and the light emitting element 60, and when the transistor 80 is on, current flows from the transistor 80 to the light emitting element 60 via this wiring path. Therefore, by increasing the number of wires 190 to make it easier for current to flow from the transistor 80 to the light emitting element 60, it is possible to suppress the influence of parasitic inductance.
  • the number of wires 190 is set to be greater than the number of wires 152A and 152B.
  • Wire 190 may be a ribbon wire. Note that in the first embodiment, the wires 152A and 152B correspond to the first wire, and the wire 190 corresponds to the second wire.
  • capacitor module As shown in FIGS. 6, 7, and 11, the first capacitor module 110 and the second capacitor module 120 have a generally rectangular parallelepiped shape.
  • the first capacitor module 110 has a first side surface 111A and a second side surface 111B that are parallel to each other, and a mutually parallel connection that connects the first side surface 111A and the second side surface 111B in a plan view of the substrate 50A. It has a rectangular shape with a third side surface 111C and a fourth side surface 111D. In the first capacitor module 110, the third side surface 111C and the fourth side surface 111D are shorter than the first side surface 111A and the second side surface 111B.
  • the first side surface 111A of the first capacitor module 110 is parallel to and adjacent to the first side surface 52A of the substrate 50A, and the third side surface 111C of the first capacitor module 110 is adjacent to the first side surface 52A of the substrate 50A. It is arranged parallel to and adjacent to the side surface 52C. Further, the first capacitor module 110 is arranged such that the second side surface 111B of the first capacitor module 110 is parallel to and adjacent to the first side surface 82A of the transistor 80.
  • the first capacitor module 110 has a first main surface 112A and a second main surface 112B that are parallel to each other.
  • the first capacitor module 110 is arranged so that the first main surface 112A faces the substrate 50A in the thickness direction (Y-axis direction) of the substrate 50A.
  • the first main surface 112A corresponds to the main surface facing the substrate 50A in the thickness direction (Y-axis direction) of the substrate 50A.
  • the first capacitor module 110 includes a first connection electrode 113 and a second connection electrode 114 provided on the first main surface 112A.
  • the first connection electrode 113 and the second connection electrode 114 are arranged apart from each other.
  • the first connection electrode 113 and the second connection electrode 114 are arranged side by side in the length direction (+Z direction) of the first capacitor module 110.
  • the second connection electrode 114 of the first capacitor module 110 is electrically connected to the drain electrode 88 of the transistor 80 via the internal wiring structure of the substrate 50A.
  • the first connection electrode 113 of the first capacitor module 110 is electrically connected to the cathode electrode 68 of the light emitting element 60 via the internal wiring structure of the substrate 50A.
  • the first capacitor module 110 includes a silicon capacitor 115, a connecting portion 118, and a sealing resin 119.
  • Silicon capacitor 115 includes a silicon substrate 116. As shown in FIG. 2, the silicon substrate 116 is formed into a rectangular plate shape when viewed from the top of the substrate 50A. As shown in FIG. 11, the silicon substrate 116 has a first surface 116A and a second surface 116B facing oppositely to each other.
  • the silicon capacitor 115 has a first connection electrode 113 provided on a first surface 116A of a silicon substrate 116, and a counter electrode 117 provided on a second surface 116B. The counter electrode 117 faces the first connection electrode 113 with the silicon substrate 116 in between.
  • the first connection electrode 113 is in contact with the first surface 116A of the silicon substrate 116.
  • the counter electrode 117 is in contact with the second surface 116B of the silicon substrate 116.
  • This silicon capacitor 115 is a capacitor in which two electrodes are a first connection electrode 113 and a counter electrode 117 disposed with a silicon substrate 116 in between, and the coupling between the first connection electrode 113 and the counter electrode 117 is It has a capacitance value of
  • the counter electrode 117 is electrically connected to the second connection electrode 114 by a connection part 118.
  • the connecting portion 118 includes a first wiring 118A electrically connected to the counter electrode 117 and a second wiring 118B electrically connecting the first wiring 118A to the second connection electrode 114.
  • the first wiring 118A extends in the length direction of the first capacitor module 110.
  • the second wiring 118B is a via wiring formed on the sealing resin 119 and provided in an opening 119A that exposes a part of the second connection electrode 114.
  • the first capacitor module 110 includes a plurality of second wirings 118B.
  • the first capacitor module 110 includes a sealing resin 119 that seals a silicon capacitor 115 (silicon substrate 116).
  • the sealing resin 119 is formed to seal the silicon substrate 116 and the counter electrode 117 of the silicon capacitor 115, and the connection part 118, and to expose the lower surfaces of the first connection electrode 113 and the second connection electrode 114. .
  • the second capacitor module 120 has a first side surface 121A and a second side surface 121B that are parallel to each other, and a mutually parallel connection that connects the first side surface 121A and the second side surface 121B in a plan view of the substrate 50A. It has a rectangular shape with a third side surface 121C and a fourth side surface 121D. In the second capacitor module 120, the third side surface 121C and the fourth side surface 121D are shorter than the first side surface 121A and the second side surface 121B.
  • the second side surface 121B of the second capacitor module 120 is adjacent to and parallel to the second side surface 52B of the substrate 50A, and the third side surface 121C of the second capacitor module 120 is adjacent to the second side surface 52B of the substrate 50A. It is arranged parallel to and adjacent to the side surface 52C. Further, the second capacitor module 120 is arranged such that the first side surface 121A of the second capacitor module 120 is parallel to and adjacent to the second side surface 82B of the transistor 80.
  • the second capacitor module 120 has the same configuration as the first capacitor module 110, a cross-sectional view of the second capacitor module 120 is omitted.
  • the members constituting the second capacitor module 120 are shown in FIG.
  • the second capacitor module 120 has a first main surface 122A and a second main surface 122B that are parallel to each other.
  • the second capacitor module 120 is arranged so that the first main surface 122A faces the substrate 50A in the thickness direction (Y-axis direction) of the substrate 50A.
  • the first main surface 122A corresponds to the main surface facing the substrate 50A in the thickness direction (Y-axis direction) of the substrate 50A.
  • the second capacitor module 120 includes a first connection electrode 123 and a second connection electrode 124 provided on the first main surface 122A.
  • the first connection electrode 123 and the second connection electrode 124 are arranged apart from each other.
  • the first connection electrode 123 and the second connection electrode 124 are arranged side by side in the length direction (+Z direction) of the second capacitor module 120. These first and second connection electrodes 123, 124 are bonded to the substrate 50A.
  • the second connection electrode 124 of the second capacitor module 120 is electrically connected to the drain electrode 88 of the transistor 80 via the internal wiring structure of the substrate 50A.
  • the first connection electrode 123 of the second capacitor module 120 is electrically connected to the cathode electrode 68 of the light emitting element 60 via the internal wiring structure of the substrate 50A.
  • the second capacitor module 120 includes a silicon capacitor 125, a connecting portion 128, and a sealing resin 129.
  • Silicon capacitor 125 includes a silicon substrate 126. As shown in FIG. 2, the silicon substrate 126 is formed into a rectangular plate shape when viewed from the top of the substrate 50A. Silicon substrate 126 has first and second surfaces facing oppositely to each other. Silicon capacitor 125 has a first connection electrode 123 provided on the first surface of silicon substrate 126 and a counter electrode 127 provided on the second surface. The counter electrode 127 faces the first connection electrode 123 with the silicon substrate 126 in between. The first connection electrode 123 is in contact with the first surface of the silicon substrate 126. The counter electrode 127 is in contact with the second surface of the silicon substrate 126.
  • This silicon capacitor 125 is a capacitor in which two electrodes are a first connection electrode 123 and a counter electrode 127 arranged with a silicon substrate 126 in between, and the coupling between the first connection electrode 123 and the counter electrode 127 is It has a capacitance value of
  • the counter electrode 127 is electrically connected to the second connection electrode 124 by a connection part 128.
  • the connecting portion 128 includes a first wiring 128A electrically connected to the counter electrode 127 and a second wiring 128B electrically connecting the first wiring 128A to the second connection electrode 124.
  • the first wiring 128A extends in the length direction of the second capacitor module 120.
  • the second capacitor module 120 includes a plurality of second wirings 128B.
  • the second capacitor module 120 includes a sealing resin 129 that seals the silicon capacitor 125 (silicon substrate 126).
  • the sealing resin 129 is formed to seal the silicon substrate 126 and the counter electrode 127 of the silicon capacitor 125, and the connection portion 128, and to expose the lower surfaces of the first connection electrode 123 and the second connection electrode 124. .
  • the first capacitor module 110 is placed adjacent to the first side surface 82A of the transistor 80, while the second capacitor module 120 is placed adjacent to the second side surface 82B of the transistor 80.
  • This arrangement allows the third side surface 82C of the transistor 80 to be located between the first capacitor module 110 and the second capacitor module 120, so that the transistor 80 can be arranged close to the light emitting element 60.
  • This makes it possible to shorten the distance between the transistor 80 and the light emitting element 60 on the substrate 50A.
  • the first and second capacitor modules 110 and 120 include silicon capacitors 115 and 125, respectively.
  • multi-layered ceramic capacitors MLCCs
  • MLCCs multi-layered ceramic capacitors
  • a realized capacitor has a parasitic resistance (equivalent series resistance: ESR) and a parasitic inductance (equivalent series inductance: ESL) with respect to an ideal capacitor.
  • Silicon capacitors 115 and 125 have smaller parasitic inductance (ESL) than multilayer ceramic capacitors.
  • the parasitic resistance (ESR) of a multilayer ceramic capacitor is about 100 m ⁇ , and the parasitic inductance (ESL) is about 0.3 to 0.4 nH.
  • the parasitic resistance (ESR) of the first and second capacitor modules 110, 120 is preferably less than 100 m ⁇ , for example.
  • the parasitic inductance (ESL) of the first and second capacitor modules 110, 120 is less than 100 pH.
  • first capacitor module 110 and the second capacitor module 120 are arranged symmetrically with respect to the light emitting element 60 and the transistor 80 on the substrate 50A.
  • a first wiring path through which current flows from the first capacitor module 110 to the light emitting element 60 via the transistor 80, and a second wiring path through which current flows from the second capacitor module 120 to the light emitting element 60 through the transistor 80. are arranged symmetrically with respect to the light emitting element 60 and the transistor 80.
  • the first and second capacitor modules 110 and 120 are formed thicker than the light emitting element 60.
  • the first and second capacitor modules 110 and 120 are formed thinner than the transistor 80.
  • the thickness of the first and second capacitor modules 110 and 120 is 50 ⁇ m or more and 200 ⁇ m or less.
  • the thickness of the first and second capacitor modules 110, 120 is, for example, 160 ⁇ m.
  • the thickness of the multilayer ceramic capacitor having the capacitance used in the light emitting module 30A is, for example, about 500 ⁇ m.
  • the first wiring path connects the second connection electrode 114 of the first capacitor module 110 and the drain electrode 88 of the transistor 80, and the source electrode 84 of the transistor 80 and the anode electrode 66 of the light emitting element 60. It includes a connecting wire 190 and a wiring path connecting the cathode electrode 68 of the light emitting element 60 and the first connection electrode 113 of the first capacitor module 110. These wiring paths are formed by the internal wiring structure of the substrate 50A.
  • the second wiring path connects the second connection electrode 124 of the second capacitor module 120 and the drain electrode 88 of the transistor 80, and the source electrode 84 of the transistor 80 and the anode electrode 66 of the light emitting element 60. It includes a connecting wire 190 and a wiring path connecting the cathode electrode 68 of the light emitting element 60 and the first connection electrode 123 of the second capacitor module 120. These wiring paths are formed by the internal wiring structure of the substrate 50A.
  • the magnetic flux formed by the current flowing through the first wiring route and the magnetic flux formed by the current flowing through the second wiring route are separated. begin to cancel each other out. Thereby, the parasitic inductance existing in the first wiring route and the parasitic inductance existing in the second wiring route can be reduced.
  • the substrate 50A is, for example, a printed wiring board, and in the first embodiment has a two-layer wiring structure as an internal wiring structure. That is, the substrate 50A of the first embodiment is a double-sided substrate.
  • the substrate 50A includes a base material 210 having insulating properties, a first wiring layer 220 provided on a front surface 212A of the base material 210, and a second wiring layer 230 provided on a back surface 212B of the base material 210.
  • the base material 210 is formed of an insulating material such as a resin base material, a silicon base material, a glass base material, or a ceramic base material. That is, the substrate 50A can be a resin substrate, a silicon substrate, a glass substrate, a ceramic substrate, or the like. In the first embodiment, a resin base material made of glass epoxy resin is used as the base material 210.
  • the first wiring layer 220 and the second wiring layer 230 are made of a metal material such as Cu.
  • the substrate 50A includes a plurality of via wirings that penetrate the base material 210 and electrically connect the first wiring layer 220 and the second wiring layer 230.
  • a first via wiring 242 a plurality (for example, six) of second via wirings 244, and a third via wiring 246 are included.
  • These first to third via wirings 242, 244, and 246 are made of a metal material such as Cu.
  • the substrate 50A also includes a first insulating layer 250 provided on the front surface 220A of the first wiring layer 220 to partially expose the first wiring layer 220, and a second insulating layer 250 provided on the back surface 230B of the second wiring layer 230. and a second insulating layer 260 that partially exposes the wiring layer 230.
  • the first insulating layer 250 and the second insulating layer 260 are made of an insulating resin such as epoxy resin or polyimide resin. Further, the first insulating layer 250 and the second insulating layer 260 may contain fillers such as silica and alumina. Note that, in order to make the illustration easier to understand, in FIG. 7, the base material 210, the first insulating layer 250, and the second insulating layer 260 are shown by virtual lines (two-dot chain lines).
  • FIG. 8 is a plan view showing the first wiring layer 220 and the base material 210. Note that in FIG. 8, illustration of the first insulating layer 250 is omitted. As shown in FIG. 8, the first wiring layer 220 includes a plurality of wirings provided on the surface 212A of the base material 210 and spaced apart from each other; in the first embodiment, the first surface side wiring 310; It includes a second front side wiring 320 and a third front side wiring 330.
  • the first surface-side wiring 310 is arranged along the first, second, and third side surfaces 52A, 52B, and 52C of the substrate 50A, and has a size that is approximately 1/3 of the area of the substrate 50A, for example. ing.
  • the first surface-side wiring 310 includes first to third wiring regions 312, 314, and 316. Note that the first to third wiring regions 312, 314, and 316 are each part of the first surface side wiring 310, and the physical boundaries of the first to third wiring regions 312, 314, and 316 are on the first surface. It does not necessarily exist in the side wiring 310.
  • the first wiring area 312 is a light emitting element mounting area where the cathode electrode 68 of the light emitting element 60 is mounted.
  • the second wiring area 314 is a part of the first capacitor mounting area where the first connection electrode 113 of the first capacitor module 110 is mounted.
  • the third wiring area 316 is a part of the second capacitor mounting area where the first connection electrode 123 of the second capacitor module 120 is mounted. Therefore, the cathode electrode 68 of the light emitting element 60 is electrically connected to the first connection electrodes 113 and 123 of the first and second capacitor modules 110 and 120 via the first surface wiring 310.
  • the second wiring area 314 and the third wiring area 316 are arranged symmetrically with respect to the first wiring area 312.
  • the second front-side wiring 320 is arranged along the first, second, and fourth side surfaces 52A, 52B, and 52D of the substrate 50A, and is spaced apart from the first front-side wiring 310.
  • the second surface-side wiring 320 is formed to have a size slightly smaller than about 2 ⁇ 3 of the area of the substrate 50A, for example.
  • the second front side wiring 320 includes fourth to sixth wiring regions 322, 324, and 326. Note that the fourth to sixth wiring regions 322, 324, and 326 are each part of the second surface side wiring 320, and the physical boundaries of the fourth to sixth wiring regions 322, 324, and 326 are on the second surface. It does not necessarily exist in the side wiring 320.
  • the fourth wiring region 322 is a transistor mounting region where the drain electrode 88 of the transistor 80 is mounted.
  • the fifth wiring area 324 is a part of the first capacitor mounting area where the second connection electrode 114 of the first capacitor module 110 is mounted.
  • the sixth wiring area 326 is a part of the second capacitor mounting area where the second connection electrode 124 of the second capacitor module 120 is mounted. Therefore, the drain electrode 88 of the transistor 80 is electrically connected to the second connection electrodes 114 and 124 of the first and second capacitor modules 110 and 120 via the second surface side wiring 320.
  • the fifth wiring area 324 and the sixth wiring area 326 are arranged symmetrically with respect to the fourth wiring area 322.
  • the second surface side wiring 320 further includes a notch 328. This notch 328 is formed at a position adjacent to the fourth wiring area 322 (transistor mounting area) and the fifth wiring area 324 (part of the first capacitor mounting area) of the second front side wiring 320.
  • the third front-side wiring 330 is arranged along the first and fourth side surfaces 52A and 52D of the substrate 50A, and is spaced apart from the second front-side wiring 320.
  • the third front-side wiring 330 is arranged adjacent to (but spaced apart from) the notch 328 of the second front-side wiring 320.
  • the total area of the second front-side wiring 320 and the third front-side wiring 330 corresponds to about 2/3 of the area of the substrate 50A.
  • the second front-side wiring 320 and the third front-side wiring 330 are spaced apart from each other so that the combined shape of the second front-side wiring 320 and the third front-side wiring 330 is a rectangular shape having a size approximately 2/3 of the area of the substrate 50A. There is.
  • the third front side wiring 330 includes a seventh wiring region 332.
  • the seventh wiring region 332 is a part of the third front-side wiring 330, and the physical boundary of the seventh wiring region 332 does not exist in the third front-side wiring 330.
  • the seventh wiring area 332 is an external element connection area for connecting an external element to the substrate 50A (light emitting element drive circuit 70), and the seventh wiring area 332 includes an external element connection pad 160 (see FIG. 6). is placed.
  • the anode electrode 906A of the SBD 906 (see FIG. 12) is connected to the seventh wiring region 332 (external element connection pad 160) via the lead pin 142C and the wire 152C (see FIG. 6). .
  • the first insulating layer 250 has first to seventh wiring regions 312, 314, 316, 322, 324, 326, and 332 of the first to third front side wirings 310, 320, and 330 that expose the first to seventh wiring regions 312, 314, 316, 322, 324, 326, and 332, respectively. It includes openings 251 to 257 (see FIG. 6).
  • a first metal plating material 362 (Fig. 6, FIG. 7, FIG. 10, and FIG. 11) are provided.
  • the first metal plating material 362 for example, a laminate containing nickel (Ni) and gold (Au) or a laminate containing Ni, palladium (Pd), and Au can be used.
  • the cathode electrode 68 of the light emitting element 60 is bonded to the first metal plating material 362 in the first wiring area 312 (light emitting element mounting area) by a bonding member (not shown).
  • the drain electrode 88 of the transistor 80 is bonded to the first metal plating material 362 in the fourth wiring area 322 (transistor mounting area) by a bonding member (not shown). Further, as shown in FIG.
  • the first and second connection electrodes 113 and 114 of the first capacitor module 110 are connected to the fifth and second wiring areas 324 and 314 (first capacitor mounting area) by a bonding member (not shown). are respectively joined to the first metal plating material 362. Further, although a cross-sectional view is omitted, like the first capacitor module 110, the first and second connection electrodes 123, 124 of the second capacitor module 120 are bonded to the sixth and third wiring regions 326, 316 by a bonding material (not shown). They are respectively bonded to the first metal plating material 362 (second capacitor mounting area).
  • a silver (Ag) paste material or a solder paste material containing tin (Su)-silver (Ag)-copper (Cu) can be used as the bonding material.
  • the bonding material may be changed depending on the member to be bonded to the first metal plating material 362.
  • Ag paste material can be used to bond the light emitting element 60.
  • a solder paste material or an Ag paste material can be used to join the transistor 80 and the first and second capacitor modules 110 and 120.
  • the above-mentioned external element connection pad 160 (FIGS. 6 and 11) is provided in the seventh wiring region 332 exposed through the seventh opening 257 of the first insulating layer 250.
  • This external element connection pad 160 is formed of a second metal plating material.
  • the second metal plating material a laminate containing Ni and Au or a laminate containing Ni, Pd, and Au can be used.
  • FIG. 9 is a plan view showing the second wiring layer 230 and the second insulating layer 260. Note that in FIG. 9, illustration of the first insulating layer 250, the first wiring layer 220, and the base material 210 is omitted. As shown in FIG. 9, the second wiring layer 230 includes a plurality of wirings provided on the back surface 212B (see FIG. 7) of the base material 210 and spaced apart from each other. It includes a side wiring 410 and a second back side wiring 420.
  • the first backside wiring 410 is arranged along the first, second, third, and fourth side surfaces 52A, 52B, 52C, and 52D of the substrate 50A.
  • the first back side wiring 410 is formed in a substantially gate shape, and an opening 410A is defined inside the first back side wiring 410 in plan view.
  • the opening 410A is formed at a position corresponding to the fourth wiring area 322 (transistor mounting area) of the second front side wiring 320 in a plan view of the substrate 50A, and has a larger size than the fourth wiring area 322. are doing.
  • the first back side wiring 410 overlaps with the first and third front side wirings 310, 330 and partially overlaps with the second front side wiring 320 in a plan view of the substrate 50A.
  • the second back side wiring 420 is arranged inside the opening 410A of the first back side wiring 410 along the fourth side surface 52D of the substrate 50A.
  • the second back side wiring 420 includes an eighth wiring region 414. Note that the eighth wiring region 414 is a part of the second backside wiring 420, and the physical boundary of the eighth wiring region 414 does not exist in the second backside wiring 420.
  • the eighth wiring region 414 is a transistor connection region for electrically connecting the drain electrode 88 of the transistor 80 to the heat sink 24 (see, for example, FIG. 1).
  • the second back side wiring 420 overlaps with the second front side wiring 320 in a plan view of the substrate 50A.
  • the second insulating layer 260 includes an eighth opening 258 that exposes the eighth wiring region 414 (transistor connection region) of the second back side wiring 420.
  • a third metal plating material 364 is provided in the eighth wiring region 414 exposed from the eighth opening 258.
  • the third metal plating material 364 for example, a laminate containing Ni and Au or a laminate containing Ni, Pd, and Au can be used.
  • the third metal plating material 364 is bonded to the heat sink 24 by a bonding material (not shown). As this bonding material, Ag paste material or solder paste material can be used.
  • the second insulating layer 260 covers the back surface 230B of the second wiring layer 230 except for the eighth wiring region 414 (transistor connection region). Therefore, the first back side wiring 410 is not exposed from the second insulating layer 260 and is not electrically connected to the heat sink 24.
  • each via wiring 242, 244, 246 is formed, for example, in a cylindrical shape, but the shape is not particularly limited.
  • These via wirings 242, 244, and 246 are so-called thermal vias, and function as conductive paths between the first wiring layer 220 and the second wiring layer 230, as well as from the first wiring layer 220 to the second wiring layer 230. functions as a heat dissipation path.
  • the first via wiring 242 is located within the first wiring area 312 (light emitting element mounting area) and electrically connects the first front side wiring 310 and the first back side wiring 410. Therefore, the cathode electrode 68 of the light emitting element 60 and the first connection electrodes 113, 123 of the first and second capacitor modules 110, 120 are connected to the first back side via the first front side wiring 310 and the first via wiring 242. It is electrically connected to wiring 410.
  • the second via wiring 244 is located within the fourth wiring area 322 (transistor mounting area) and the eighth wiring area 414 (transistor mounting area), and is connected to the second front wiring 320 and the second back wiring 420. Connect electrically. Therefore, the drain electrode 88 of the transistor 80 is electrically connected to the heat sink 24 of the stem 20 via the second front wiring 320, the second via wiring 244, and the second back wiring 420. Further, the drain electrode 88 of the transistor 80 is electrically connected to the second connection electrodes 114 and 124 of the first and second capacitor modules 110 and 120 via the second surface side wiring 320. Note that the arrangement of the second via wiring 244 is not particularly limited. For example, the second via wiring 244 is evenly arranged within the fourth and eighth wiring regions 322 and 414. In the first embodiment, for example, the second via wiring 244 is arranged in a 2 ⁇ 3 array.
  • the third via wiring 246 electrically connects the third front side wiring 330 and the first back side wiring 410. Therefore, the anode electrode 906A of the SBD 906 (see FIG. 12) connected to the external element connection pad 160 is connected to the third surface wiring 330, the third via wiring 246, the first back wiring 410, the first via wiring 242, and It is electrically connected to the first connection electrodes 113 and 123 of the first and second capacitor modules 110 and 120 via the first surface side wiring 310.
  • the anode electrode 906A of the SBD 906 is connected to the cathode electrode 68 of the light emitting element 60. It is also electrically connected to electrode 68.
  • FIG. 12 is a circuit diagram schematically showing the electrical configuration of the semiconductor light emitting device 10A.
  • the light emitting element drive circuit 70 includes a light emitting element 60, a transistor 80 (vertical MOSFET), a first capacitor module 110, and a second capacitor module 120, which are mounted on the substrate 50A of the light emitting module 30A. Note that in FIG. 12, the first capacitor module 110 and the second capacitor module 120 are shown as one capacitor.
  • the drain electrode 88 of the transistor 80 is connected to the second connection electrodes 114, 124 of the first and second capacitor modules 110, 120.
  • the drain electrode 88 of the transistor 80 and the second connection electrodes 114, 124 of the first and second capacitor modules 110, 120 are connected to a positive electrode 904A of a constant voltage source 904 via a resistance element 902.
  • a negative pole 904B of this constant voltage source 904 is connected to ground.
  • the constant voltage source 904 and the resistance element 902 are provided on a drive board 910 (see FIG. 5).
  • the voltage from the constant voltage source 904 is applied to the drain of the transistor 80 via the resistance element 902, the lead pin 142D (see FIGS. 1 and 2), the base 22 and heat sink 24 of the stem 20, and the internal wiring structure of the substrate 50A.
  • the voltage is applied to the electrode 88 and the second connection electrodes 114, 124 of the first and second capacitor modules 110, 120.
  • a source electrode 84 of the transistor 80 is connected to the anode electrode 66 of the light emitting element 60 and to ground.
  • a ground voltage is applied from the drive substrate 910 to the source electrode 84 of the transistor 80 via the lead pin 142A (see FIGS. 1 and 2) and the wire 152A.
  • the source electrode 84 of the transistor 80 is connected to the anode electrode 66 of the light emitting element 60 via a wire 190 (see FIGS. 1 and 2).
  • the gate electrode 86 of the transistor 80 is connected to a gate driver 908 provided on a drive substrate 910.
  • a control voltage is supplied from the gate driver 908 to the gate electrode 86 of the transistor 80 via the lead pin 142B (see FIGS. 1 and 6) and the wire 152B, and the on/off of the transistor 80 is controlled by this control voltage. be done.
  • the cathode electrode 68 of the light emitting element 60 is connected to the first connection electrodes 113 and 123 of the first and second capacitor modules 110 and 120.
  • the cathode electrode 68 of the light emitting element 60 is connected to the first connection electrodes 113, 123 of the first and second capacitor modules 110, 120 via the internal wiring structure of the substrate 50A.
  • the cathode electrode 68 of the light emitting element 60 and the first connection electrodes 113 and 123 of the first and second capacitor modules 110 and 120 are connected to the anode electrode 906A of the SBD 906.
  • the SBD 906 is provided on a drive board 910, and an anode electrode 906A of the SBD 906 is connected to an external element connection pad 160 via a lead pin 142C (see FIGS. 1 and 2) and a wire 152C.
  • This external element connection pad 160 is connected to the cathode electrode 68 of the light emitting element 60 and the first connection electrodes 113, 123 of the first and second capacitor modules 110, 120 via the internal wiring structure of the substrate 50A.
  • a cathode electrode 906B of the SBD 906 is connected to a negative electrode 904B of a constant voltage source 904.
  • the cathode electrode 906B of the SBD 906 is connected to the anode electrode 66 of the light emitting element 60 via the lead pin 142A (see FIGS. 1 and 2), the wire 152A, the source electrode 84 of the transistor 80, and the wire 190. It is connected to the.
  • the transistor 80 When the transistor 80 is turned off by the control voltage from the gate driver 908, a closed loop circuit is formed by the constant voltage source 904, the resistance element 902, the first and second capacitor modules 110, 120, and the SBD 906. As a result, the first and second capacitor modules 110 and 120 are charged based on the voltage supplied from the constant voltage source 904.
  • the semiconductor light emitting device 10A includes a substrate 50A, a light emitting element 60, a transistor 80, a first capacitor module 110, and a second capacitor module 120 mounted on the substrate 50A.
  • the first capacitor module 110 has a first main surface 112A facing the substrate 50A, and a first connection electrode 113 and a second connection electrode 114 provided on the first main surface 112A, and has an electrical connection to the light emitting element 60. It is connected to the.
  • the second capacitor module 120 has a first main surface 122A facing the substrate 50A, and a first connection electrode 123 and a second connection electrode 124 provided on the first main surface 122A, and has an electrical connection to the light emitting element 60. It is connected to the.
  • the first capacitor module 110 includes a silicon substrate 116 having a first surface 116A and a second surface 116B facing opposite to each other, a first connection electrode 113 provided on the first surface 116A, and a first connection electrode 113 provided on the second surface 116B. , and a counter electrode 117 facing the first connection electrode 113.
  • the second capacitor module 120 includes a silicon substrate 126 having a first surface and a second surface facing opposite to each other, a first connection electrode 123 provided on the first surface, and a first connection electrode 123 provided on the second surface.
  • a counter electrode 127 facing the electrode 123 is included.
  • the first capacitor module 110 includes a silicon capacitor 115 composed of a silicon substrate 116, a first connection electrode 113, and a counter electrode 117.
  • the second capacitor module 120 includes a silicon capacitor 125 that includes a silicon substrate 126 , a first connection electrode 123 , and a counter electrode 127 .
  • the silicon capacitors 115 and 125 have smaller parasitic inductance (ESL) than multilayer ceramic capacitors used as small capacitors. Therefore, parasitic inductance in the first and second wiring paths for the light emitting element 60 can be reduced.
  • ESL parasitic inductance
  • the parasitic inductance that occurs in the first and second wiring paths affects the rise and fall characteristics of the pulse current supplied to the light emitting element 60.
  • the pulse current affects the output characteristics of the light emitting element 60, that is, the rise and fall characteristics of the optical output of the semiconductor light emitting device 10A. Therefore, by reducing the parasitic inductance, the rise and fall of the optical output can be made steeper. Thereby, optical output with a shorter pulse width can be obtained.
  • FIG. 13 is a cross-sectional view of a light emitting module of a comparative example at a position corresponding to FIG. 11.
  • the counter electrode 117 of the silicon capacitor 115 is electrically connected to the second surface wiring 320 (fifth wiring region 324) by a wire 191.
  • the silicon capacitor 115 has lower resistance and lower inductance than a multilayer ceramic capacitor.
  • the parasitic inductance in the wire 191 connecting the silicon capacitor 115 to the second surface-side wiring 320 is the same as the parasitic inductance in the connecting portions 118 and 128 of the first and second capacitor modules 110 and 120 in the first embodiment. greater than inductance. Therefore, in this comparative example, it can be said that there is little merit in using the silicon capacitor 115.
  • the light emitting module 30A is mounted on the heat sink 24 of the stem 20, and the surrounding member 40 is provided on the base 22 of the stem 20 so as to surround the light emitting module 30A and the heat sink 24.
  • the light emitting module 30A includes a light emitting element 60 and a light emitting element drive circuit 70, and the light emitting element drive circuit 70 includes a transistor 80 that drives the light emitting element 60.
  • the transistor 80 is mounted as a vertical MOSFET on the substrate 50A mounted on the heat sink 24.
  • the source electrode 84 is arranged to overlap the drain electrode 88 in a plan view of the substrate 50A. Therefore, by employing a vertical MOSFET, the wiring path of the transistor 80 mounted on the substrate 50A can be made shorter than when a horizontal MOSFET is employed. As a result, the size of the substrate 50A can be reduced and the size of the light emitting module 30A can be reduced.
  • the semiconductor light emitting device 10A includes a substrate 50A, a light emitting element 60, a transistor 80, a first capacitor module 110, and a second capacitor module 120 mounted on the substrate 50A.
  • the first capacitor module 110 includes a first main surface 112A facing the substrate 50A in the thickness direction (Y-axis direction) of the substrate 50A, and a first connection electrode 113 and a second connection electrode provided on the first main surface 112A. 114 and is electrically connected to the light emitting element 60.
  • the second capacitor module 120 includes a first main surface 122A facing the substrate 50A in the thickness direction (Y-axis direction) of the substrate 50A, and a first connection electrode 123 and a second connection electrode provided on the first main surface 122A. 124 and is electrically connected to the light emitting element 60.
  • the first capacitor module 110 includes a silicon substrate 116 having a first surface 116A and a second surface 116B facing opposite to each other, a first connection electrode 113 provided on the first surface 116A, and a first connection electrode 113 provided on the second surface 116B. , and a counter electrode 117 facing the first connection electrode 113.
  • the second capacitor module 120 includes a silicon substrate 126 having a first surface and a second surface facing opposite to each other, a first connection electrode 123 provided on the first surface, and a first connection electrode 123 provided on the second surface.
  • a counter electrode 127 facing the electrode 123 is included.
  • the parasitic inductance (ESL) in the first and second capacitor modules 110 and 120 can be made smaller than, for example, the parasitic inductance of a multilayer ceramic capacitor. Therefore, parasitic inductance occurring in the wiring path between the cathode electrode 68 of the light emitting element 60 and the transistor 80 can be reduced. Therefore, parasitic inductance in the wiring path connecting the light emitting element 60 and the transistor 80 can be reduced.
  • the pulse current affects the output characteristics of the light emitting element 60, that is, the rise and fall characteristics of the optical output of the semiconductor light emitting device 10A. Therefore, by reducing the parasitic inductance, the rise and fall of the optical output can be made steeper. Thereby, optical output with a shorter pulse width can be obtained.
  • the first capacitor module 110 is mounted on the substrate 50A adjacent to the first side surface 82A of the transistor 80 when the substrate 50A is viewed from above.
  • the second capacitor module 120 is mounted on the substrate 50A adjacent to the second side surface 82B of the transistor 80 in a plan view of the substrate 50A. Therefore, the third side surface 82C of the transistor 80 is located between the first capacitor module 110 and the second capacitor module 120.
  • the light emitting element 60 is disposed adjacent to the third side surface 82C of the transistor 80 and is electrically connected to the transistor 80 by a plurality of wires 190. With this configuration, the transistor 80 can be placed close to the light emitting element 60. Thereby, by shortening the length of the wire 190 and shortening the wiring path through which current flows from the transistor 80 to the light emitting element 60, parasitic inductance occurring in the wiring path can be reduced.
  • the first capacitor module 110 and the second capacitor module 120 are arranged symmetrically with respect to the light emitting element 60 and the transistor 80.
  • current flows from the first wiring path from the first capacitor module 110 to the light emitting element 60 via the transistor 80 and the wire 190, and from the second capacitor module 120 to the light emitting element 60 via the transistor 80 and the wire 190.
  • the flowing second wiring path is arranged symmetrically with respect to the light emitting element 60 and the transistor 80.
  • the magnetic flux formed by the current flowing through the first wiring path and the magnetic flux formed by the current flowing through the second wiring path cancel each other out. Thereby, the parasitic inductance existing in the first wiring route and the parasitic inductance existing in the second wiring route can be reduced.
  • the light emitting element drive circuit 70 supplies current to the light emitting element 60 using the first capacitor module 110 and the second capacitor module 120. With this configuration, the current supplied to the light emitting element 60 can be increased.
  • the third side surface 82C of the transistor 80 is shorter than the first side surface 82A and the second side surface 82B of the transistor 80. Further, the distance between the first capacitor module 110 and the second capacitor module 120 is greater than the length of the third side surface 82C of the transistor 80. According to this configuration, the short side (third side surface 82C) of the transistor 80 is located between the first and second capacitor modules 110 and 120. Thereby, each wiring path through which current flows from the first and second capacitor modules 110 and 120 to the light emitting element 60 via the transistor 80 can be shortened, and parasitic inductance occurring in each wiring path can be reduced.
  • the number of wires 190 connecting transistor 80 and light emitting element 60 is greater than the number of wires 152A, 152B connecting transistor 80 and lead pins 142A, 142B. Thereby, current can easily flow from the transistor 80 to the light emitting element 60, and parasitic inductance can be reduced.
  • the first via wiring 242 is arranged only in the first wiring area 312 (light emitting element mounting area) directly below the light emitting element 60.
  • the first via wiring 242 is a part of the wiring route that connects the cathode electrode 68 of the light emitting element 60 to the external element connection pad 160, and electrically connects the first front side wiring 310 and the first back side wiring 410. do.
  • the first and second capacitor modules 110, 120 are connected from the cathode electrode 68 of the light emitting element 60 via the first surface side wiring 310. The flow of current to the first connection electrodes 113 and 123 may be inhibited.
  • first via wiring 242 when the number of first via wirings 242 is increased, current flows from the second connection electrodes 114, 124 of the first and second capacitor modules 110, 120 to the light emitting element 60 via the transistor 80 and the wire 190. is inhibited.
  • only one first via wiring 242 is arranged in the first wiring region 312 directly below the light emitting element 60. Therefore, the flow of current to the light emitting element 60 is prevented from being obstructed by the first via wiring 242.
  • first and second capacitor modules 110 and 120 may be changed as appropriate.
  • 14 to 16 show a light emitting module including a capacitor module 110A of a modified example, and are sectional views at a position corresponding to FIG. 11 of the first embodiment.
  • the capacitor module 110A includes a silicon substrate 116, a first connection electrode 113, a second connection electrode 114, a counter electrode 117, and a connection portion 118.
  • the first connection electrode 113 connects an electrode 113A provided on the first main surface 112A, a second opposing electrode 113B provided on the second surface 116B of the silicon substrate 116, and connects the electrode 113A and the second opposing electrode 113B. via wiring 113C.
  • parasitic inductance can be reduced similarly to the first embodiment described above.
  • the sealing resin 119 has a first opening 119B that exposes a part of the counter electrode 117, and a plurality of second openings that expose a part of the second connection electrode 114. 119C.
  • the first wiring 118A and the second wiring 118B of the connection portion 118 are continuously formed along the upper surface of the sealing resin 119.
  • the first wiring 118A is constituted by a conductive film formed on the first surface 119D of the sealing resin 119 and the inner wall surface of the first opening 119B.
  • the second wiring 118B is composed of a conductive film formed on the inner wall surface of the plurality of second openings 119C of the sealing resin 119.
  • the capacitor module 110C includes a silicon substrate 116, a first connection electrode 113, a second connection electrode 114, and a connection portion 118. This capacitor module 110C does not include the sealing resin 119 shown in FIG. 11.
  • the first connection electrode 113 and the second connection electrode 114 are arranged on the first surface 116A of the silicon substrate 116 so as to be separated from each other in the length direction of the silicon substrate 116.
  • the connection portion 118 is provided on the second surface 116B of the silicon substrate 116 and includes a counter electrode 117 that faces the first connection electrode 113.
  • the silicon substrate 116 has a plurality of through holes 116C that penetrate the silicon substrate 116 from the first surface 116A to the second surface 116B.
  • the connecting portion 118 includes a first wiring 118A formed on the second surface 116B of the silicon substrate 116 and a second wiring formed in the plurality of through holes 116C to connect the first wiring 118A and the second connection electrode 114. 118B.
  • the second wiring 118B is a through wiring that penetrates the silicon substrate 116.
  • 17 to 21 show a light emitting module 30A1 as a modified example, and use a modified substrate 50A1.
  • 18 to 20 are cross-sectional views showing the internal wiring structure of the substrate 50A1.
  • 21 is a cross-sectional view of FIG. 17 taken along line 21-21 of FIG. 18.
  • the substrate 50A1 of the light emitting module 30A1 is, for example, a printed wiring board, and in this modified example, has a three-layer wiring structure as an internal wiring structure.
  • the substrate 50A1 of this modification is a multilayer substrate.
  • the substrate 50A1 includes an insulating first base material 210A, a first wiring layer 220 provided on a surface 214A of the first base material 210A, an insulating second base material 210B, and a back surface of the second base material 210B. 216B. Further, the substrate 50A1 includes an intermediate wiring layer 240 provided on the back surface 214B of the first base material 210A and on the front surface 216A of the second base material 210B.
  • the base material 210 of the first embodiment is divided into a first base material 210A and a second base material 210B, and an intermediate wiring layer is provided between the first base material 210A and the second base material 210B. 240 is located. Therefore, the substrate 50A1 of this modification can be said to have a configuration in which the intermediate wiring layer 240 is located inside the base material 210 of the first embodiment.
  • the intermediate wiring layer 240 like the first and second wiring layers 220 and 230, is made of a metal material such as Cu.
  • the first base material 210A and the second base material 210B are formed of an insulating material such as a resin base material, a silicon base material, a glass base material, or a ceramic base material.
  • resin base materials made of glass epoxy resin are used as the first base material 210A and the second base material 210B.
  • the first wiring layer 220 includes first to third front-side wirings 310, 320, and 330.
  • the first surface side wiring 310 includes first to third wiring regions 312, 314, 316
  • the second surface side wiring 320 includes fourth to sixth wiring regions 322, 324, 326
  • the third surface side wiring 330 includes a seventh wiring region 332.
  • the second wiring layer 230 includes first and second backside wirings 410 and 420
  • the second backside wiring 420 includes an eighth wiring region 414.
  • the intermediate wiring layer 240 includes a first intermediate wiring 510, a second intermediate wiring 520, and a third intermediate wiring 530.
  • the first intermediate wiring 510 is arranged along the first, second, and third side surfaces 52A, 52B, and 52C of the substrate 50A1, and is formed to have a size that is approximately 1/3 of the area of the substrate 50A1, for example. There is.
  • the first intermediate wiring 510 overlaps the first front wiring 310 and the first back wiring 410 in a plan view of the substrate 50A1.
  • the second intermediate wiring 520 is arranged along the first, second, and fourth side surfaces 52A, 52B, and 52D of the substrate 50A1, and is spaced apart from the first intermediate wiring 510.
  • the second intermediate wiring 520 is formed to have a size slightly smaller than, for example, about 2/3 of the area of the substrate 50A1.
  • the second intermediate wiring 520 is formed to have the same size and shape as the first front wiring 310, for example, and has a notch at the same position as the first front wiring 310 in a plan view of the substrate 50A1. 522 included.
  • the second intermediate wiring 520 overlaps with the second front wiring 320 and the second back wiring 420, and partially overlaps with the first back wiring 410, in a plan view of the substrate 50A1.
  • the third intermediate wiring 530 is arranged along the first and fourth side surfaces 52A and 52D of the substrate 50A1, and is spaced apart from the second intermediate wiring 520.
  • the third intermediate wiring 530 is formed, for example, in the same size and shape as the third front side wiring 330, and is adjacent to (but separated from) the notch 522 of the second intermediate wiring 520. It is located.
  • the total area of the second intermediate wiring 520 and the third intermediate wiring 530 corresponds to about 2/3 of the area of the substrate 50A1.
  • the second intermediate wiring 520 and the third intermediate wiring 530 are spaced apart from each other so that the combined shape of the second intermediate wiring 520 and the third intermediate wiring 530 is a rectangular shape having a size approximately 2/3 of the area of the substrate 50A1.
  • the third intermediate wiring 530 overlaps the third front side wiring 330 and the first back side wiring 410 in a plan view of the substrate 50A1.
  • the substrate 50A1 includes a first insulating layer 250 and a second insulating layer 260.
  • the configuration of the first insulating layer 250 and the configuration of the second insulating layer 260 are the same as those in the first embodiment, and detailed description thereof will be omitted.
  • the substrate 50A1 penetrates through the first and second base materials 210A and 210B, and connects the first wiring layer 220 and the second wiring layer 230. It includes first to third via wirings 242, 244, and 246 that electrically connect these.
  • the first via wiring 242 electrically connects the first front wiring 310, the first intermediate wiring 510, and the first back wiring 410.
  • the second via wiring 244 electrically connects the second front side wiring 320, the second intermediate wiring 520, and the second back side wiring 420.
  • the third via wiring 246 electrically connects the third front side wiring 330, the third intermediate wiring 530, and the first back side wiring 410.
  • the substrate 50A1 further includes a plurality of (for example, four) fourth via wires 248 that electrically connect the first intermediate wire 510 and the first back side wire 410.
  • the fourth via wiring 248 is made of a metal material such as Cu. Note that the arrangement of the fourth via wiring 248 is not particularly limited. For example, the fourth via wiring 248 is evenly arranged within the first intermediate wiring 510 except for the position of the first via wiring 242. In this modification, for example, the fourth via wiring 248 and the first via wiring 242 are arranged in a line.
  • the light emitting element 60 is small. Therefore, the area of the first wiring region 312 (light emitting element mounting region) in which the light emitting element 60 is mounted is small. Therefore, there is a limit to the number of first via wirings 242 that can be arranged within the first wiring area 312, and as in the first embodiment, in this modified example as well, the first via wirings 242 are Only one is arranged in one wiring area 312. Therefore, similar to the advantage (1-9) obtained in the first embodiment described above, in this modification example as well, the flow of current to the light emitting element 60 is suppressed from being obstructed by the first via wiring 242. Ru.
  • the first via wiring 242 electrically connects the first front wiring 310, the first intermediate wiring 510, and the first back wiring 410.
  • This first via wiring 242 is also used as a heat radiation path.
  • the substrate 50A1 of the light emitting module 30A1 includes a plurality (for example, four) of fourth via wires 248 that connect the first intermediate wire 510 and the first back side wire 410. These fourth via wirings 248 do not inhibit the flow of current to the light emitting element 60 as described above, and can improve heat dissipation.
  • FIG. 22 is a perspective view schematically showing an exemplary semiconductor light emitting device 10B according to the second embodiment.
  • FIG. 23 is a plan view schematically showing the semiconductor light emitting device of FIG. 22.
  • FIG. 24 is a plan view showing the internal wiring structure of the substrate of the light emitting module of FIG. 22.
  • FIG. 25 is a plan view showing the internal wiring structure of the substrate of the light emitting module of FIG. 22.
  • FIG. 26 is a cross-sectional view taken along line 26-26 in FIG. 23.
  • FIG. 27 is a cross-sectional view taken along line 27-27 in FIG. 23.
  • the sealing resin 90 is omitted for convenience of explanation.
  • the sealing resin 90 is indicated by a two-dot chain line.
  • wires 190, 152A, and 152B are omitted for convenience of explanation.
  • the semiconductor light emitting device 10B of the second embodiment is a surface-mounted device. Therefore, the stem 20 and the like of the semiconductor light emitting device 10A of the first embodiment are not provided. Further, the semiconductor light emitting device 10B of the second embodiment differs from the semiconductor light emitting device 10A of the first embodiment in that the structure of the substrate 50B is different and that the semiconductor light emitting device 10B is provided with a sealing resin 90. These points will be explained in detail below.
  • the semiconductor light emitting device 10B has a generally rectangular plate shape.
  • the semiconductor light emitting device 10B includes a light emitting module 30B and a sealing resin 90.
  • the light emitting module 30B includes a substrate 50B, a light emitting element 60, and a light emitting element drive circuit 70.
  • the substrate 50B has a rectangular shape.
  • the size of the substrate 50B is not particularly limited.
  • the substrate 50B of the second embodiment has a rectangular shape in which the first side surface 52A and the second side surface 52B are longer than the third side surface 52C and the fourth side surface 52D.
  • the first wiring layer 220 includes a plurality of wirings provided on the surface 212A of the base material 210 and spaced apart from each other; in the second embodiment, the first surface side wiring 310; It includes a second front-side wiring 320, a third front-side wiring 340, and a fourth front-side wiring 350.
  • the first surface-side wiring 310 is arranged along the first, second, and third side surfaces 52A, 52B, and 52C of the substrate 50B, and has a size that is approximately 1/3 of the area of the substrate 50B, for example. ing.
  • the first surface-side wiring 310 includes first to third wiring regions 312, 314, and 316. Note that the first to third wiring regions 312, 314, and 316 are each part of the first surface side wiring 310, and the physical boundaries of the first to third wiring regions 312, 314, and 316 are on the first surface. It does not necessarily exist in the side wiring 310.
  • the first wiring area 312 is a light emitting element mounting area where the cathode electrode 68 of the light emitting element 60 is mounted.
  • the second wiring area 314 is a part of the first capacitor mounting area where the second connection electrode 114 of the first capacitor module 110 is mounted.
  • the third wiring area 316 is a part of the second capacitor mounting area where the second connection electrode 124 of the second capacitor module 120 is mounted. Therefore, the cathode electrode 68 of the light emitting element 60 is electrically connected to the second connection electrodes 114 and 124 of the first and second capacitor modules 110 and 120 via the first surface wiring 310.
  • the second wiring area 314 and the third wiring area 316 are arranged symmetrically with respect to the first wiring area 312.
  • the second surface-side wiring 320 is arranged at a central portion of the substrate 50B, that is, a central portion between the third side surface 52C and the fourth side surface 52D of the substrate 50B.
  • the second front-side wiring 320 is arranged along the first and second side surfaces 52A and 52B of the substrate 50B, and is spaced apart from the first front-side wiring 310.
  • the second surface-side wiring 320 is formed to have a size slightly larger than, for example, about 1/2 of the area of the substrate 50B.
  • the second front side wiring 320 includes fourth to sixth wiring regions 322, 324, and 326.
  • fourth to sixth wiring regions 322, 324, and 326 are each part of the second surface side wiring 320, and the physical boundaries of the fourth to sixth wiring regions 322, 324, and 326 are on the second surface. It does not necessarily exist in the side wiring 320.
  • the fourth wiring region 322 is a transistor mounting region where the drain electrode 88 of the transistor 80 is mounted.
  • the fifth wiring area 324 is a part of the first capacitor mounting area where the second connection electrode 114 of the first capacitor module 110 is mounted.
  • the sixth wiring area 326 is a part of the second capacitor mounting area where the second connection electrode 124 of the second capacitor module 120 is mounted. Therefore, the drain electrode 88 of the transistor 80 is electrically connected to the second connection electrodes 114 and 124 of the first and second capacitor modules 110 and 120 via the second surface side wiring 320.
  • the fifth wiring area 324 and the sixth wiring area 326 are arranged symmetrically with respect to the fourth wiring area 322.
  • the third front-side wiring 340 and the fourth front-side wiring 350 are arranged side by side along the fourth side surface 52D of the substrate 50B and spaced apart from each other.
  • the third front-side wiring 340 is arranged along the first and fourth side surfaces 52A and 52D of the substrate 50B, and is spaced apart from the second front-side wiring 320.
  • the third front-side wiring 340 includes a seventh wiring region 342. Note that the seventh wiring region 342 is a part of the third front-side wiring 340, and a physical boundary of the seventh wiring region 342 does not exist in the third front-side wiring 340.
  • connection pads 162 are arranged in the seventh wiring region 342.
  • the gate electrode 86 of the transistor 80 is connected to the seventh wiring region 342 (connection pad 162) via a wire 152B (see FIG. 23).
  • the fourth front-side wiring 350 is arranged along the second and fourth side surfaces 52B and 52D of the substrate 50B, and is spaced apart from the second front-side wiring 320.
  • the fourth surface-side wiring 350 includes an eighth wiring region 352.
  • the eighth wiring region 352 is a part of the fourth front-side wiring 350, and the physical boundary of the eighth wiring region 352 does not exist in the fourth front-side wiring 350.
  • connection pads 164 are arranged in the eighth wiring region 352.
  • the source electrode 84 of the transistor 80 is connected to the eighth wiring region 352 (connection pad 164) via a wire 152A (see FIG. 23).
  • the first insulating layer 250 has a first insulating layer 250 that exposes the first to eighth wiring regions 312, 314, 316, 322, 324, 326, 342, 352 of the first to fourth front side wirings 310, 320, 340, 350, respectively. It includes first to eighth openings 251 to 258 (see FIG. 23).
  • a first metal plating material 362 (Fig. 23, FIG. 26, and FIG. 27) are provided.
  • the first metal plating material 362 for example, a laminate containing Ni and gold Au, or a laminate containing Ni, Pd, and Au can be used.
  • the cathode electrode 68 of the light emitting element 60 is bonded to the first metal plating material 362 in the first wiring area 312 (light emitting element mounting area) by a bonding member (not shown).
  • the drain electrode 88 of the transistor 80 is bonded to the first metal plating material 362 in the fourth wiring area 322 (transistor mounting area) by a bonding member (not shown). Further, as shown in FIG.
  • the first and second connection electrodes 113 and 114 of the first capacitor module 110 are connected to the fifth and second wiring areas 324 and 314 (first capacitor mounting area) by a bonding member (not shown).
  • the first metal plating materials 362 are respectively joined.
  • the first and second connection electrodes 123, 124 of the second capacitor module 120 are connected to the sixth and third wiring regions 326, 316 by a bonding member (not shown). They are respectively bonded to the first metal plating material 362 (second capacitor mounting area).
  • the bonding material an Ag paste material or a solder paste material containing Su-Ag-Cu can be used.
  • the bonding material may be changed depending on the member to be bonded to the first metal plating material 362.
  • Ag paste material can be used to bond the light emitting element 60.
  • a solder paste material or an Ag paste material can be used to join the transistor 80 and the first and second capacitor modules 110 and 120.
  • connection pads 162, 164 are provided in the seventh and eighth wiring regions 342, 352 exposed through the seventh and eighth openings 257, 258 of the first insulating layer 250. ing.
  • the connection pads 162, 164 are formed of a second metal plating material.
  • a laminate containing Ni and Au or a laminate containing Ni, Pd, and Au can be used.
  • FIG. 25 is a plan view showing the second wiring layer 230 and the second insulating layer 260. Note that in FIG. 25, illustration of the first insulating layer 250, the first wiring layer 220, and the base material 210 is omitted.
  • the second wiring layer 230 includes a plurality of wirings provided on the back surface 212B (see FIG. 23) of the base material 210 and spaced apart from each other. It includes a side wiring 410, a second back side wiring 420, a third back side wiring 430, and a fourth back side wiring 440.
  • the first backside wiring 410 is arranged along the first, second, and third side surfaces 52A, 52B, and 52C of the substrate 50B.
  • the first back side wiring 410 is formed in a rectangular shape extending along the third side surface 52C.
  • the first back side wiring 410 includes a first wiring region 412. Note that the first wiring region 412 is a part of the first backside wiring 410, and a physical boundary of the first wiring region 412 does not exist in the first backside wiring 410.
  • the first back side wiring 410 overlaps with the first front side wiring 310 shown in FIG. 24 in a plan view of the substrate 50B.
  • the second back side wiring 420 is arranged at the center portion of the substrate 50B, that is, at the center portion between the third side surface 52C and the fourth side surface 52D of the substrate 50B.
  • the second backside wiring 420 is arranged along the first and second side surfaces 52A and 52B of the substrate 50B, and is spaced apart from the first backside wiring 410.
  • the second back side wiring 420 is formed to have the same size as the second front side wiring 320 shown in FIG. 24, for example.
  • the second back side wiring 420 includes a second wiring region 422.
  • the second back side wiring 420 overlaps with the second front side wiring 320 shown in FIG. 24 in a plan view of the substrate 50B.
  • the third back side wiring 430 and the fourth back side wiring 440 are arranged side by side along the fourth side surface 52D of the substrate 50B and spaced apart from each other.
  • the third backside wiring 430 is arranged along the first and fourth side surfaces 52A and 52D of the substrate 50B, and is spaced apart from the second backside wiring 420.
  • the third back side wiring 430 includes a third wiring region 432. Note that the third wiring area 432 is a part of the third back side wiring 430, and the physical boundary of the third wiring area 432 does not exist in the third back side wiring 430.
  • the third back side wiring 430 overlaps with the third front side wiring 340 in a plan view of the substrate 50B.
  • the fourth backside wiring 440 is arranged along the second and fourth side surfaces 52B and 52D of the substrate 50B, and is spaced apart from the second backside wiring 420.
  • the fourth back side wiring 440 includes a fourth wiring region 442. Note that the fourth wiring area 442 is a part of the fourth back side wiring 440, and the physical boundary of the fourth wiring area 442 does not exist in the fourth back side wiring 440.
  • the fourth back side wiring 440 overlaps with the fourth front side wiring 350 in a plan view of the substrate 50B.
  • the second insulating layer 260 has first to fourth openings 261 that expose the first to fourth wiring regions 412, 422, 432, 442 of the first to fourth back side wirings 410, 420, 430, 440, respectively. 264 included. As shown in FIGS. 26 and 27, the first to third wiring regions 412, 422, and 432 exposed through the first to third openings 261 to 263 of the second insulating layer 260 are coated with third metal plating. A material 364 is provided. Although not shown, a third metal plating material 364 is provided in the fourth wiring region 442 exposed from the fourth opening 264 shown in FIG. 25, similar to the third wiring region 432. .
  • the third metal plating material 364 of the first to fourth wiring regions 412, 422, 432, and 442 is bonded to the pad of the drive board by a bonding material (not shown). Therefore, the first to fourth back side wirings 410, 420, 430, 440 and the third metal plating material 364 constitute mounting electrodes of the semiconductor light emitting device 10B.
  • the third metal plating material 364 a laminate containing Ni and Au or a laminate containing Ni, Pd, and Au can be used.
  • a solder paste material containing Su--Ag--Cu can be used as the bonding material.
  • each via wiring 242, 244, 246, 248 is formed, for example, in a cylindrical shape, but the shape is not particularly limited.
  • These via wirings 242, 244, 246, and 248 are so-called thermal vias, and function as conductive paths between the first wiring layer 220 and the second wiring layer 230, and also serve as conductive paths from the first wiring layer 220 to the second wiring layer. It functions as a heat dissipation path to 230.
  • the first via wiring 242 is located within the first wiring area 312 (light emitting element mounting area) and electrically connects the first front side wiring 310 and the first back side wiring 410. Therefore, the cathode electrode 68 of the light emitting element 60 and the first connection electrodes 113, 123 of the first and second capacitor modules 110, 120 are connected to the first back side via the first front side wiring 310 and the first via wiring 242. It is electrically connected to wiring 410.
  • the second via wiring 244 is located within the fourth wiring area 322 (transistor mounting area) and electrically connects the second front side wiring 320 and the second back side wiring 420. Therefore, the drain electrode 88 of the transistor 80 is electrically connected to the second back side wiring 420 via the second front side wiring 320 and the second via wiring 244. Further, the drain electrode 88 of the transistor 80 is electrically connected to the second connection electrodes 114 and 124 of the first and second capacitor modules 110 and 120 via the second surface side wiring 320.
  • the arrangement of the second via wiring 244 is not particularly limited.
  • the second via wiring 244 is evenly arranged within the fourth and second wiring regions 322 and 422. In the second embodiment, for example, the second via wiring 244 is arranged in a 2 ⁇ 3 array.
  • the third via wiring 246 electrically connects the third front side wiring 340 and the third back side wiring 430. Therefore, the gate electrode 86 of the transistor 80 is electrically connected to the third back side wiring 430 via the wire 152B, the third front side wiring 340, and the third via wiring 246 shown in FIG. Note that the arrangement of the third via wiring 246 is not particularly limited. For example, the two third via wirings 246 are arranged side by side along the fourth side surface 52D of the substrate 50B.
  • the fourth via wiring 248 electrically connects the fourth front side wiring 350 and the fourth back side wiring 440. Therefore, the source electrode 84 of the transistor 80 is electrically connected to the fourth back side wiring 440 via the wire 152A, the fourth front side wiring 350, and the fourth via wiring 248 shown in FIG. Note that the arrangement of the fourth via wiring 248 is not particularly limited. For example, the two fourth via wirings 248 are arranged side by side along the fourth side surface 52D of the substrate 50B.
  • the sealing resin 90 is formed to cover the surface of the substrate 50B.
  • the sealing resin 90 seals the light emitting element 60, the transistor 80, the first and second capacitor modules 110, 120, and each wire 190, 152A, 152B (see FIG. 23) mounted on the surface of the substrate 50B.
  • the sealing resin 90 is made of a translucent resin material. As this resin material, epoxy resin, acrylic resin, etc. can be used.
  • the semiconductor light emitting device 10B of the second embodiment is a surface-mounted light emitting module. Therefore, it can be mounted on a circuit board in the same way as the circuit elements forming the gate driver 908 shown in FIG. 12.
  • the first connection electrodes 113 and 123 of the first and second capacitor modules 110 and 120 may be mounted on the substrates 50A and 50B so as to be electrically connected to the drain electrode 88 of the transistor 80.
  • the number of lead pins 142D fixed to the back surface 22B of the base 22 and electrically connected to the heat sink 24 is not limited to one.
  • One or more capacitor modules may be used instead of the first and second capacitor modules 110, 120.
  • the number of second via wirings 244 is not limited to six, and can be any other number. In other words, the number of second via wirings 244 can be one or more.
  • the number of fourth via wirings 248 is not limited to four, and can be any other number. In other words, the number of second via wirings 248 can be one or more.
  • the number of intermediate wiring layers 240 is not limited to one.
  • a plurality of intermediate wiring layers 240 may be interposed inside the base material 210.
  • a protection diode for example, SBD906 connected in antiparallel to the light emitting element 60 may be mounted on the light emitting module 30A (for example, the substrate 50A).
  • a gate driver 908 that controls the driving of the transistor 80 may be mounted on the light emitting module 30A (for example, the substrate 50A). By integrating the gate driver 908 provided on the drive board 910 into the light emitting module 30A, the drive board 910 can be downsized and the size of the entire system can be reduced.
  • the term “on” includes both “on” and “above” unless the context clearly indicates otherwise.
  • the phrase “the first layer is formed on the second layer” refers to the fact that in some embodiments the first layer may be directly disposed on the second layer in contact with the second layer, but in other embodiments. It is contemplated that in embodiments the first layer may be placed above the second layer without contacting the second layer. That is, the term “on” does not exclude structures in which other layers are formed between the first layer and the second layer.
  • the Z-axis direction used in the present disclosure does not necessarily need to be a vertical direction, nor does it need to completely coincide with the vertical direction. Accordingly, various structures according to the present disclosure (e.g., the structure shown in FIG. 1) are different from each other in that "upper” and “lower” in the Z-axis direction described herein are “upper” and “lower” in the vertical direction. Not limited to one thing.
  • the X-axis direction may be a vertical direction
  • the Y-axis direction may be a vertical direction.
  • the capacitor module (110, 120) and Equipped with The capacitor module (110, 120) includes: a silicon substrate (116, 126) having a first surface and a second surface facing oppositely to each other; the first connection electrode (113, 123) provided on the first surface; a counter electrode (117, 127) provided on the second surface and facing the first connection electrode (113, 123); including, Semiconductor light emitting device.
  • the capacitor module (110, 120) includes a connection part (118, 128) that connects the counter electrode (117, 127) to the second connection electrode (114, 124), according to appendix 1 or 2.
  • Semiconductor light emitting device includes a connection part (118, 128) that connects the counter electrode (117, 127) to the second connection electrode (114, 124), according to appendix 1 or 2.
  • connection portion (118, 128) connects the first wiring (118A, 128A) connected to the counter electrode (117, 127) and the first wiring (118A, 128A) to the second connection electrode (114, 124), and a second wiring (118B, 128B) connected to the semiconductor light emitting device according to appendix 3.
  • the semiconductor light emitting device according to any one of attachments 1 to 12, wherein the substrate (50A, 50B) is a resin substrate, a silicon substrate, a glass substrate, or a ceramic substrate.
  • the substrate (50A, 50B) is a semiconductor light emitting device according to any one of appendices 1 to 15, including a mounting electrode provided on a surface opposite to the surface on which the light emitting element (60) is mounted. Device.
  • Appendix 17 The semiconductor light-emitting device according to appendix 16, further comprising a transparent sealing resin (90) that covers the light-emitting element (60) as well as the surface on which the light-emitting element (60) is mounted.

Landscapes

  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Electromagnetism (AREA)
  • Optics & Photonics (AREA)
  • Led Device Packages (AREA)

Abstract

Ce dispositif électroluminescent à semi-conducteur comprend un substrat, un élément électroluminescent monté sur le substrat, un transistor et un premier module de condensateur. Le premier module de condensateur a une première surface principale faisant face au substrat, et une première électrode de connexion ainsi qu'une seconde électrode de connexion disposées sur la première surface principale, et est électriquement connectée à l'élément électroluminescent. Le premier module de condensateur comprend un substrat de silicium ayant une première surface et une seconde surface se faisant face l'une l'autre, une première électrode de connexion disposée sur la première surface, et une contre-électrode disposée sur la seconde surface, faisant face à la première électrode de connexion.
PCT/JP2023/019574 2022-05-27 2023-05-25 Dispositif électroluminescent à semi-conducteur WO2023229021A1 (fr)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2022087081 2022-05-27
JP2022-087081 2022-05-27

Publications (1)

Publication Number Publication Date
WO2023229021A1 true WO2023229021A1 (fr) 2023-11-30

Family

ID=88919473

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/JP2023/019574 WO2023229021A1 (fr) 2022-05-27 2023-05-25 Dispositif électroluminescent à semi-conducteur

Country Status (1)

Country Link
WO (1) WO2023229021A1 (fr)

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20180278011A1 (en) * 2017-03-23 2018-09-27 Infineon Technologies Ag Laser diode module
WO2021014917A1 (fr) * 2019-07-23 2021-01-28 ローム株式会社 Dispositif laser à semi-conducteur
WO2022102411A1 (fr) * 2020-11-13 2022-05-19 ローム株式会社 Dispositif électroluminescent à semi-conducteur

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20180278011A1 (en) * 2017-03-23 2018-09-27 Infineon Technologies Ag Laser diode module
WO2021014917A1 (fr) * 2019-07-23 2021-01-28 ローム株式会社 Dispositif laser à semi-conducteur
WO2022102411A1 (fr) * 2020-11-13 2022-05-19 ローム株式会社 Dispositif électroluminescent à semi-conducteur

Similar Documents

Publication Publication Date Title
KR100298162B1 (ko) 수지봉지형반도체장치
US11742264B2 (en) Semiconductor device
KR20200067233A (ko) 반도체 장치
JP4900148B2 (ja) 半導体装置
CN112997407A (zh) 采用引线框架和薄介电层掩膜焊垫限定的低电感激光驱动器封装
US11848315B2 (en) Semiconductor light-emitting device
JP7514837B2 (ja) 半導体レーザ装置
JP2023139228A (ja) 半導体レーザ装置
US20130270706A1 (en) Semiconductor device
WO2023229021A1 (fr) Dispositif électroluminescent à semi-conducteur
JP5172290B2 (ja) 半導体装置
JP6583545B2 (ja) 電源モジュールおよび電源装置
JP2017123386A (ja) 半導体装置及びそれを用いた携帯機器
JP7363190B2 (ja) 半導体装置及び発振器
JP4237542B2 (ja) 半導体装置
WO2022259903A1 (fr) Dispositif électroluminescent à semi-conducteur
JP5147295B2 (ja) 半導体装置
JP2004186362A (ja) 回路装置
WO2023100887A1 (fr) Dispositif électroluminescent à semi-conducteur et unité électroluminescente à semi-conducteur
WO2023079825A1 (fr) Dispositif à semi-conducteurs
WO2023090072A1 (fr) Dispositif à semi-conducteur
WO2021205989A1 (fr) Dispositif électroluminescent à semi-conducteur
WO2022030375A1 (fr) Module de relais semi-conducteurs
JP2018160501A (ja) 半導体装置
JP4166097B2 (ja) 混成集積回路装置

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 23811893

Country of ref document: EP

Kind code of ref document: A1