WO2019024803A1 - Circuit de décalage de niveau et puce de circuit intégré - Google Patents

Circuit de décalage de niveau et puce de circuit intégré Download PDF

Info

Publication number
WO2019024803A1
WO2019024803A1 PCT/CN2018/097533 CN2018097533W WO2019024803A1 WO 2019024803 A1 WO2019024803 A1 WO 2019024803A1 CN 2018097533 W CN2018097533 W CN 2018097533W WO 2019024803 A1 WO2019024803 A1 WO 2019024803A1
Authority
WO
WIPO (PCT)
Prior art keywords
voltage dividing
dividing circuit
pmos
nmos
voltage
Prior art date
Application number
PCT/CN2018/097533
Other languages
English (en)
Chinese (zh)
Inventor
党涛
Original Assignee
深圳市中兴微电子技术有限公司
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 深圳市中兴微电子技术有限公司 filed Critical 深圳市中兴微电子技术有限公司
Publication of WO2019024803A1 publication Critical patent/WO2019024803A1/fr

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/0175Coupling arrangements; Interface arrangements
    • H03K19/0185Coupling arrangements; Interface arrangements using field effect transistors only
    • H03K19/018507Interface arrangements
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/0175Coupling arrangements; Interface arrangements
    • H03K19/0185Coupling arrangements; Interface arrangements using field effect transistors only

Definitions

  • the present disclosure relates to the field of integrated circuits, and more particularly to a level shifting circuit and an integrated circuit chip.
  • a level shifting circuit In digital-analog hybrid integrated circuit design, a level shifting circuit (Level Shifter) is usually used to convert a control signal of a digital module from a low voltage domain into a control signal of a high voltage domain for controlling an analog module in a high voltage domain. And implement different function configurations or performance adjustments.
  • the low voltage domain portion of the level shifting circuit uses a low withstand voltage field effect transistor (MOS) and the high voltage portion uses a high withstand voltage MOS that is compatible with a high voltage source.
  • MOS low withstand voltage field effect transistor
  • a level shift circuit that implements a control signal voltage from a low voltage of 0.9V to a high voltage of 3.3V is used, a low voltage domain uses a MOS with a withstand voltage of 0.9V, and a high voltage domain uses a MOS with a withstand voltage of 3.3V.
  • IP intellectual property modules
  • SOC system-on-chip
  • different IPs need to be produced under a uniform selected process. For example, if a SOC chip selects a core of 0.9V (Core) and a 1.8V input-output (IO, Input-Output) device, and an IP used by the SOC chip needs to operate under 3.3V, then the slave digital core Part of the control signal sent to control the IP requires a level shift circuit to convert the signal voltage from 0.9V to 3.3V; the low-voltage part of the level shift circuit uses a device with a withstand voltage of 0.9V, but The high voltage part must use a device with a withstand voltage of 1.8V; the MOS with a withstand voltage of 1.8V operates at 3.3V and requires special design to avoid the overvoltage risk of MOS withstand voltage of 1.8V. Otherwise, Voltage can seriously affect the reliability of the device and the entire chip.
  • the conventional level shifting circuit uses an external bias BIASP/BIASN to clamp the internal node voltage to avoid overvoltage of the device; thus, it is not only necessary to rely on an external circuit to generate the BIASP/BIASN clamping voltage, and the output voltage will follow the process.
  • the process corner changes, and the output node is in a high-impedance state; in order to avoid gate and substrate voltage (Vgb), drain (Drain), and substrate voltage (Vdb) overvoltage, each MOS
  • Vgb gate and substrate voltage
  • Drain drain
  • Vdb substrate voltage
  • Embodiments of the present disclosure provide a level shift circuit including: a first P-channel field effect transistor (PMOS), a second PMOS, a first N-channel field effect transistor (NMOS), a second NMOS, and a first a voltage dividing circuit, a second voltage dividing circuit, a third voltage dividing circuit, a fourth voltage dividing circuit, a fifth voltage dividing circuit and a sixth voltage dividing circuit, wherein the source of the first PMOS and the substrate are connected to a power source, a source of the second PMOS and a substrate connected to a power source, a source of the first NMOS and a substrate being grounded, a source of the second NMOS and a substrate being grounded, and wherein the first PMOS source Connecting the first voltage dividing circuit to the drain, the second PMOS source and the drain are connected to the second voltage dividing circuit; the drain of the first PMOS is connected to the gate of the second PMOS And connecting to the drain of the first NMOS through the third voltage dividing circuit, the drain of
  • Embodiments of the present disclosure also provide an integrated circuit chip, the integrated circuit chip
  • the level shift circuit described above is included.
  • FIG. 1 is a schematic structural diagram of a level shift circuit.
  • FIG. 2 is a schematic diagram showing the composition of a level shift circuit according to an embodiment of the present disclosure.
  • FIG. 3 is a schematic diagram showing the composition of a level shifting circuit using a cascade structure of a diode-connected MOS as a voltage dividing circuit according to an embodiment of the present disclosure.
  • a first P-channel field effect transistor (PMOS) and a second PMOS connected by a cross-connect and a first N-channel field effect transistor (NMOS) and a second input as an inverted signal of two low voltage domains may be used.
  • an access voltage dividing circuit is respectively added between the drain of the PMOS and the drain of the NMOS, between the PMOS source and the drain, and between the NMOS source and the drain, respectively.
  • the embodiment of the present disclosure provides a level shifting circuit.
  • the circuit includes: a first PMOS M14, a second PMOS M15, a first NMOS M0, a second NMOS M1, a first voltage dividing circuit, and a first a voltage divider circuit, a third voltage divider circuit, a fourth voltage divider circuit, a fifth voltage divider circuit, and a sixth voltage divider circuit, wherein the source of the first PMOS M14 and the substrate are connected to a power supply ADCC, The source and substrate of the two PMOS M15 are connected to the power supply ADCC, the source of the first NMOS M0 and the substrate are grounded, and the source of the second NMOS M1 and the substrate are grounded.
  • the first PMOS M14 is connected between the source and the drain of the first voltage dividing circuit, and the second PMOS M15 is connected between the source and the drain.
  • the drain of the first PMOS M14 is connected to the gate of the second PMOS M15, and is connected to the drain of the first NMOS M0 via the third voltage dividing circuit.
  • the drain of the second PMOS M15 is connected to the gate of the first PMOS M14, and is connected to the drain of the second NMOS M1 via the fourth voltage dividing circuit.
  • the fifth voltage dividing circuit is connected between the source and the drain of the first NMOS M0, and the sixth voltage dividing circuit is connected between the source and the drain of the second NMOS M1.
  • the gate of the first NMOS M0 is an input end of the first signal INP
  • the gate of the second NMOS M1 is an input end of the second signal INN
  • the drain of the second PMOS M15 and the second NMOS M1 The drains are respectively a shifting high level output terminal and a shifting low level output terminal corresponding to the first signal INP, and the output signals can be represented by OUTPH and OUTPL respectively
  • the drains of the first NMOS MO are respectively a shift high level output terminal and a shift low level output terminal corresponding to the second signal INN, and the output signals can be represented by OUTNH and OUTNL, respectively.
  • the first signal INP and the second signal INN may be a set of inverted input signals from a low voltage domain in level shifting.
  • the first voltage dividing circuit, the second voltage dividing circuit, the third voltage dividing circuit, the fourth voltage dividing circuit, the fifth voltage dividing circuit and the sixth voltage dividing circuit are respectively configured to control the first PMOS M14 and the second PMOS
  • the voltage of M15, the first NMOS M0, and the second NMOS M1 does not exceed a preset value.
  • the first voltage dividing circuit and the third voltage dividing circuit are configured to control the voltages of the first PMOS M14 and the first NMOS M0 not to exceed a preset value
  • the fourth point The voltage circuit and the sixth voltage dividing circuit are configured to control the voltages of the second PMOS M15 and the second NMOS M1 not to exceed a preset value
  • the third voltage dividing circuit and the fifth point The voltage circuit is configured to control the voltages of the first PMOS M14 and the first NMOS M0 not to exceed a preset value
  • the second voltage dividing circuit and the fourth voltage dividing circuit are configured to control the voltages of the second PMOS M15 and the second NMOS M1 Exceeded the preset value.
  • the voltages of the first PMOS M14, the second PMOS M15, the first NMOS M0, and the second NMOS M1 may refer to voltages that are received between the poles of the MOS; the preset value may be according to the tolerance of each MOS in the circuit. The voltage value is set to a value such that the preset value is not greater than the withstand voltage value of the MOS.
  • the level shifting circuit may be a circuit in an integrated circuit chip, the first voltage dividing circuit, the second voltage dividing circuit, the third voltage dividing circuit, the fourth voltage dividing circuit, the fifth voltage dividing circuit, and
  • the sixth voltage dividing circuit may be a circuit having an impedance characteristic, such as a polysilicon strip resistor used in an integrated circuit chip.
  • the power supply AVDD is a high voltage domain power supply, such as 3.3V.
  • the MOS of the first NMOS M0, the second NMOS M1, the first PMOS M14, and the second PMOS M15 in the level shift circuit may be a MOS with a withstand voltage lower than a high voltage domain voltage, such as a withstand voltage of 1.8V.
  • the first PMOS M14 and the second PMOS M15 are cross-connected PMOSs; the first signal INP and the second signal INN may be a group of mutually inverted signals, such as differential signals, etc., or may be level shifted. And a set of signals and the like which are inverted by the inverter; the first signal INP and the second signal INN may be low voltage domain signals, such as a signal level of 0.9V.
  • the second signal INN When the input first signal INP is at a high level, the second signal INN is at a low level.
  • the first NMOS M0 is turned on, the second NMOS M1 is turned off, and the OUTNL output is about 0V.
  • the OUTNH output is about the partial voltage of the first voltage dividing circuit and the third voltage dividing circuit.
  • the second PMOS M15 is turned on; the OUTPH output is about the power supply voltage AVDD, the first PMOS M14 is turned off; the OUTPL output is about The partial pressure of the fourth voltage dividing circuit and the sixth voltage dividing circuit.
  • the second signal INN When the first signal INP is low, the second signal INN is at a high level. In this case, the first NMOS M0 is turned off, the second NMOS M1 is turned on; and the second signal INN is shifted by a low level.
  • the output OUTNL output is about the partial voltage of the third voltage dividing circuit and the fifth voltage dividing circuit, and the shifting high level output terminal OUTNH corresponding to the second signal INN is about the power supply voltage AVDD, and the second PMOS M15 is turned off;
  • the output of the low-level output terminal OUTPL corresponding to a signal INP is about 0V, and the output of the first high-level output terminal OUTPH corresponding to the first signal INP is about the partial voltage of the second voltage dividing circuit and the fourth voltage dividing circuit.
  • the first PMOS M14 is turned on.
  • the level shifting circuit is followed by a high voltage domain circuit, so that the output signal can be taken out at different circuit nodes as needed, for example, the output signals OUTPH, OUTPL, OUTNH corresponding to the first signal INP and the second signal INN can be extracted. And OUTNL et al.
  • the voltage difference between the respective poles of the first PMOS M14 and the second PMOS M15 is at most a voltage difference between the power supply signal AVDD and the output signal OUTPH or the power supply signal AVDD and the output signal OUTNH.
  • Voltage; the voltage difference between the poles of the first NMOS M0 and the second NMOS M1 is at most a voltage difference between the output signal OUTPL and ground or a voltage difference between the output signal OUTNL and ground.
  • the resistance of the voltage dividing circuit may be preset in the circuit design to adjust the voltage division, so that the first PMOS M14, the second PMOS M15, the first NMOS M0, and the second NMOS M1 are in each case between the poles.
  • the pressure difference is less than the own withstand voltage value.
  • the impedance values of the voltage divider circuits can be set to be the same.
  • the output voltage OUTNL outputs a divided voltage of the third voltage dividing circuit and the fifth voltage dividing circuit, that is, about 1.65V; and the output voltage OUTNH output is about AVDD, that is, approximately 3.3V; the output voltage OUTPL output is about 0V, and the output voltage OUTPH output is about the partial voltage of the second voltage dividing circuit and the fourth voltage dividing circuit, that is, about 1.65V.
  • the output voltage OUTNL outputs a partial voltage of about the third voltage dividing circuit and the fifth voltage dividing circuit, that is, about 1.65. V;
  • the output voltage OUTNH output is about the power supply voltage AVDD, that is, 3.3V;
  • the output voltage OUTPL output is about 0V, and
  • the output voltage OUTPH output is about the partial voltage of the second voltage dividing circuit and the fourth voltage dividing circuit, that is, about 1.65V.
  • the first PMOS M14, the second PMOS M15, the first NMOS M0, and the second NMOS M1 have voltage differences between the electrodes of less than 1.8V in each case.
  • each of the output voltage signals OUTPH, OUTPL, OUTNH, and OUTNL is not affected by the process, but is only related to the voltage division of each voltage dividing circuit.
  • the impedance values of the first voltage dividing circuit, the second voltage dividing circuit, the third voltage dividing circuit, the fourth voltage dividing circuit, the fifth voltage dividing circuit, and the sixth voltage dividing circuit may be set according to a voltage requirement of the output signal; In this way, the required output signal voltage can be obtained after the voltage division.
  • the first voltage dividing circuit, the second voltage dividing circuit, the third voltage dividing circuit, the fourth voltage dividing circuit, the fifth voltage dividing circuit, and the sixth voltage dividing circuit may be single diode connections, respectively.
  • the diode-connected MOS means that the gate and the drain of the MOS are connected as one end, and the MOS source is used as one end.
  • the diode-connected MOS has characteristics similar to diode forward conduction and exhibits a small signal characteristic like a small resistance.
  • the diode-connected MOS generates a required voltage division effect by cascading, thereby avoiding an overvoltage condition of all MOSs in the level shifting circuit.
  • MOSs with a withstand voltage lower than the high voltage domain voltage can be used.
  • the cascade structure of the diode-connected MOS is similar to a diode having a forward conducting property; in the level shifting circuit, the first voltage dividing circuit and the source of the first PMOS a connection point and a connection point of the first voltage dividing circuit and a drain of the first PMOS are respectively a current inflow end and an outflow end of the first voltage dividing circuit; a source of the second voltage dividing circuit and the second PMOS a connection point of the pole and a connection point of the second voltage dividing circuit and the drain of the second PMOS are respectively a current inflow end and an outflow end of the second voltage dividing circuit; the third voltage dividing circuit and the first PMOS a drain connection point and a connection point of the third voltage dividing circuit and the drain of the first NMOS are respectively a current inflow end and an outflow end of the third voltage dividing circuit; the fourth voltage dividing circuit and the second a drain connection point of the PMOS and a connection point of the fourth voltage dividing circuit and the drain of the second
  • the cascade structure of the diode-connected MOS is formed by cascading two or more diode-connected NMOSs and/or diode-connected PMOSs.
  • the first voltage dividing circuit, the second voltage dividing circuit, the third voltage dividing circuit, the fourth voltage dividing circuit, and the fifth may be adjusted according to the difference between the used MOS and the power supply voltage AVDD and the swing range of the output signal.
  • the voltage dividing circuit and the diode of the sixth voltage dividing circuit are connected to the cascading structure of the MOS in the cascade structure and the size of the MOS. The larger the MOS size, the stronger the current passing force.
  • the MOS in the cascade structure of the diode-connected MOS may be NMOS, PMOS or a hybrid. According to the actual subsequent circuit requirements, different circuit nodes in the cascaded MOS in the voltage dividing circuit can be taken out as an output signal.
  • the first voltage dividing circuit, the second voltage dividing circuit, the third voltage dividing circuit, the fourth voltage dividing circuit, the fifth voltage dividing circuit, and the sixth voltage dividing circuit includes a cascade structure of two diode-connected PMOSs.
  • the cascode structure of the two diode-connected PMOSs includes: a substrate of a first cascode PMOS and a substrate connection of a second cascode PMOS, and is connected to a source of the first cascode PMOS to flow as a current a gate and a drain of the first cascode PMOS are connected and connected to a source of the second cascode PMOS; and a gate and a drain of the second cascode PMOS are connected to flow as a current end.
  • M7 is a first cascaded PMOS
  • M6 is a second cascaded PMOS.
  • M6 and M7 form the first voltage divider circuit
  • M12 and M13 form the second voltage divider circuit
  • M4 and M5 form the third voltage divider circuit
  • M10 and M11 form the fourth component.
  • the voltage circuit, M2 and M3 form a fifth voltage dividing circuit
  • M8 and M9 form a sixth voltage dividing circuit.
  • different circuit nodes in the cascaded PMOS in the voltage dividing circuit can be taken out as an output signal, for example, the M4 and M5 cascade nodes CN, and the M10 and M11 cascade nodes CP are taken out as output signals.
  • the cascaded node CN output is approximately AVDD/4
  • the output signal OUTNH output is approximately AVDD/2
  • M15 is turned on
  • the output signal OUTPL output is approximately AVDD/2
  • the cascade node CP output is approximately AVDD*3/4, output signal
  • the OUTPH output is approximately AVDD and the M14 is turned off.
  • the output signal OUTNL output is about AVDD/2
  • the cascade node CN output is about AVDD*3/4
  • the output signal OUTNH output is about AVDD.
  • M15 is turned off
  • the output signal OUTPL output is about 0V
  • the cascade node CP output is about AVDD/4
  • the output signal OUTPH output is about AVDD/2
  • M14 is turned on.
  • the output signal OUTPH/OUTNH output range is about AVDD/2 ⁇ AVDD
  • the output signal OUTPL/OUTNL output range is about 0 ⁇ AVDD/2
  • the cascade node CP/CN output range is about 1/4*AVDD. ⁇ 3/4*AVDD. Since the voltage of each node is generated by diode-connected PMOS voltage division, there will be no overvoltage problem during normal operation and power-on.
  • M2 and M3 are larger than M4 and M5, and M8 and M9 are the same as M2 and M3, OUTPL and OUTNL output low voltage close to ground voltage, and output high level is lower than AVDD/2; M3 is smaller than M4 and M5, and M8 and M9 are kept the same size as M2 and M3. OUTPL and OUTNL output low voltage close to ground voltage, and output high level is higher than AVDD/2.
  • M6 and M7 are larger than M10 and M11, and M12 and M13 are the same size as M6 and M7, OUTPH and OUTNH output high voltage is close to the power supply voltage, and output low level is higher than AVDD/2; if M6, M7 is smaller than M10 and M11, and M12 and M13 are the same size as M6 and M7.
  • the OUTPH and OUTNH output high voltages are close to the power supply voltage, and the output low level is lower than AVDD/2.
  • the MOSs in the cascade structure of the diode-connected MOS are in the same well.
  • the M2 and M3 substrates can be connected to the same well, the M4 and M5 substrates are connected to the same well, the M6 and M7 substrates are connected to the same well, and the M8 and M9 substrates are connected to the same well.
  • the M10 and M11 substrates are connected using the same well, and the M12 and M13 substrates are connected using the same well. In this way, the common-well design can save the layout area of the integrated circuit compared with the existing circuit MOS.
  • An integrated circuit chip provided by an embodiment of the present disclosure includes a level shift circuit. As shown in FIG. 2, the circuit includes: a first PMOS M14, a second PMOS M15, a first NMOS M0, and a second NMOS M1. a voltage circuit, a second voltage dividing circuit, a third voltage dividing circuit, a fourth voltage dividing circuit, a fifth voltage dividing circuit and a sixth voltage dividing circuit; the source of the first PMOS M14 and the substrate are connected to a power source, The source of the second PMOS M15 and the substrate are connected to a power source; the source of the first NMOS M0 and the substrate are grounded, and the source of the second NMOS M1 and the substrate are grounded.
  • the first voltage dividing circuit is connected between the source and the drain of the first PMOS M14, and the second voltage dividing circuit is connected between the source and the drain of the second PMOS M15.
  • the drain of the first PMOS M14 is connected to the gate of the second PMOS M15, and is connected to the drain of the first NMOS M0 through the third voltage dividing circuit; the drain connection of the second PMOS M15 The gate of the first PMOS M14 is connected to the drain of the second NMOS M1 via the fourth voltage dividing circuit.
  • the fifth voltage dividing circuit is connected between the source and the drain of the first NMOS M0, and the sixth voltage dividing circuit is connected between the source and the drain of the second NMOS M1.
  • the gate of the first NMOS M0 is an input end of the first signal INP
  • the gate of the second NMOS M1 is an input end of the second signal INN
  • the drain of the second PMOS M15 and the second NMOS M1 The drains are respectively a shifting high level output terminal and a shifting low level output terminal corresponding to the first signal INP, and the output signals can be represented by OUTPH and OUTPL respectively;
  • the drains of the first NMOS M0 are respectively a shift high level output terminal and a shift low level output terminal corresponding to the second signal INN, and the output signals can be represented by OUTNL and OUTNL, respectively.
  • the first signal INP and the second signal INN may be a set of inverted input signals in a low voltage domain from the level shift.
  • the first voltage dividing circuit, the second voltage dividing circuit, the third voltage dividing circuit, the fourth voltage dividing circuit, the fifth voltage dividing circuit and the sixth voltage dividing circuit are respectively configured to control the first PMOS and the second PMOS
  • the voltages of the first NMOS and the second NMOS do not exceed a preset value.
  • the first voltage dividing circuit and the third voltage dividing circuit are configured to control the voltages of the first PMOS and the first NMOS not to exceed a preset value, and the fourth voltage dividing circuit And a sixth voltage dividing circuit for controlling the voltages of the second PMOS and the second NMOS not exceeding a preset value; when the first signal is a low level, the third voltage dividing circuit and the fifth voltage dividing circuit are used The voltages of the first PMOS and the first NMOS are controlled not to exceed a preset value, and the second voltage dividing circuit and the fourth voltage dividing circuit are configured to control the voltages of the second PMOS and the second NMOS not to exceed a preset value.
  • the voltages of the first PMOS, the second PMOS, the first NMOS, and the second NMOS may refer to voltages that are received between the poles of the MOS; the preset value may be set according to the withstand voltage value of each MOS in the circuit. a value such that the preset value is not greater than a withstand voltage value of the MOS; here, the level shift circuit may be a circuit in an integrated circuit chip, the first voltage dividing circuit, the second voltage dividing circuit, The third voltage dividing circuit, the fourth voltage dividing circuit, the fifth voltage dividing circuit and the sixth voltage dividing circuit may each be a circuit having an impedance characteristic, such as a polysilicon strip resistor used in an integrated circuit chip.
  • the power supply AVDD is a high voltage domain power supply, such as 3.3V;
  • the MOS of the first NMOS M0, the second NMOS M1, the first PMOS M14, and the second PMOS M15 in the level shift circuit may be Is a MOS with a withstand voltage lower than a high voltage domain voltage, such as a withstand voltage of 1.8V;
  • the first PMOS M14 and the second PMOS M15 are cross-connected PMOSs;
  • the first signal INP and the second signal INN may be mutual A set of signals that are inverted, such as a differential signal, etc., may also be a set of signals or the like that are inverted by an inverter for level shifting;
  • the first signal INP and the second signal INN may be low voltage
  • the domain signal, such as the signal level is 0.9V.
  • the first NMOS M0 is turned on, the second NMOS M1 is turned off, the output signal OUTNL output is about 0V, and the output signal OUTNH is output.
  • the output is about the partial voltage of the first voltage dividing circuit and the third voltage dividing circuit.
  • the first PMOS M15 is turned on; the output signal OUTPH output is about the power supply voltage AVDD, the first PMOS M14 is turned off; the output signal OUTPL is output. It is about the partial pressure of the fourth voltage dividing circuit and the sixth voltage dividing circuit.
  • the output signal OUTNH output is about the power supply voltage AVDD
  • the second PMOS M15 is turned off
  • the output signal OUTPL output is about 0V
  • the output signal OUTPH output is about the partial voltage of the second voltage dividing circuit and the fourth voltage dividing circuit, A PMOS M14 is turned on.
  • the level transfer circuit is followed by a high voltage domain circuit, and the output signal can be extracted at different circuit nodes according to requirements.
  • the output signals OUTPH, OUTPL, OUTNH, OUTNL, etc. corresponding to the first signal INP and the second signal INN can be extracted. .
  • the voltage difference between the respective poles of the first PMOS M14 and the second PMOS M15 is at most a voltage difference between the power supply signal AVDD and the output signal OUTPH or the power supply signal AVDD and the output signal OUTNH.
  • the voltage difference between the poles of the first NMOS M0 and the second NMOS M1 is at most a voltage difference between the output signal OUTPL and the ground or a voltage difference between the output signal OUTNL and the ground; can be preset in the circuit design
  • the resistance of the voltage dividing circuit is used to adjust the voltage division so that the voltage difference between the first PMOS M14, the second PMOS M15, the first NMOS M0 and the second NMOS M1 in each case is smaller than the own withstand voltage value.
  • the impedance values of the voltage divider circuits can be set to be the same.
  • the output signal OUTNL outputs a divided voltage of the third voltage dividing circuit and the fifth voltage dividing circuit, that is, about 1.65V; and the output signal OUTNH output is about the power supply voltage AVDD, that is, It is about 3.3V; the output signal OUTPL output is about 0V, and the output signal OUTPH output is about the partial voltage of the second voltage dividing circuit and the fourth voltage dividing circuit, that is, about 1.65V.
  • the second signal INN When the first signal INP is low, the second signal INN is at a high level; in this case, the output signal OUTNL outputs a partial voltage of about the third voltage dividing circuit and the fifth voltage dividing circuit, that is, about 1.65. V; the output signal OUTNH output is about the power supply voltage AVDD, that is, 3.3V; the output signal OUTPL output is about 0V, and the output signal OUTPH output is about the partial voltage of the second voltage dividing circuit and the fourth voltage dividing circuit, that is, about 1.65V.
  • the voltage difference between the first PMOS M14, the second PMOS M15, the first NMOS M0, and the second NMOS M1 in each case is less than 1.8V.
  • the voltage difference between the poles of the first PMOS M14, the second PMOS M15, the first NMOS M0, and the second NMOS M1 in each case is less than 1.8V, thereby avoiding the risk of overvoltage.
  • OUTPH, OUTPL, OUTNH and OUTNL are not affected by the process and are only related to the voltage division of each voltage divider circuit.
  • the impedance values of the first voltage dividing circuit, the second voltage dividing circuit, the third voltage dividing circuit, the fourth voltage dividing circuit, the fifth voltage dividing circuit, and the sixth voltage dividing circuit may be set according to a voltage requirement of the output signal; In this way, the required output signal voltage can be obtained after the voltage division.
  • the first voltage dividing circuit, the second voltage dividing circuit, the third voltage dividing circuit, the fourth voltage dividing circuit, the fifth voltage dividing circuit, and the sixth voltage dividing circuit may be single diode connections, respectively.
  • the diode-connected MOS means that the gate and the drain of the MOS are connected as one end, and the MOS source serves as one end.
  • the diode-connected MOS has a characteristic similar to a diode forward conduction and exhibits a small signal characteristic like a small resistance; the diode-connected MOS generates a required voltage division effect by cascading, avoiding the level shifting circuit All MOSs have an overvoltage condition.
  • MOSs with a withstand voltage lower than the high voltage domain voltage can be used. According to the actual subsequent circuit requirements, different circuit nodes in the cascaded MOS in the voltage dividing circuit can be taken out as an output signal.
  • the cascade structure of the diode-connected MOS is similar to a diode having a forward conducting property; in the level shifting circuit, the first voltage dividing circuit and the source of the first PMOS a connection point and a connection point of the first voltage dividing circuit and a drain of the first PMOS are respectively a current inflow end and an outflow end of the first voltage dividing circuit; a source of the second voltage dividing circuit and the second PMOS a connection point of the pole and a connection point of the second voltage dividing circuit and the drain of the second PMOS are respectively a current inflow end and an outflow end of the second voltage dividing circuit; the third voltage dividing circuit and the first PMOS a drain connection point and a connection point of the third voltage dividing circuit and the drain of the first NMOS are respectively a current inflow end and an outflow end of the third voltage dividing circuit; the fourth voltage dividing circuit and the second a drain connection point of the PMOS and a connection point of the fourth voltage dividing circuit and the drain of the second
  • the cascade structure of the diode-connected MOS is formed by cascading two or more diode-connected NMOSs and/or diode-connected PMOSs. Adjusting the first voltage dividing circuit, the second voltage dividing circuit, the third voltage dividing circuit, the fourth voltage dividing circuit, and the fifth partial voltage according to the difference between the MOS and AVDD voltages used and the swing range of the output signal.
  • the first voltage dividing circuit, the second voltage dividing circuit, the third voltage dividing circuit, the fourth voltage dividing circuit, the fifth voltage dividing circuit, and the sixth voltage dividing circuit includes a cascade structure of two diode-connected PMOSs.
  • the cascading structure of the two diode-connected PMOSs includes: a substrate of a first cascode PMOS and a substrate connection of a second cascode PMOS, and is connected to a source of the first cascode PMOS as a current inflow end a gate and a drain of the first cascode PMOS are connected and connected to a source of the second cascode PMOS; a gate and a drain of the second cascode PMOS are connected and serve as a current outflow terminal .
  • M7 is a first cascaded PMOS
  • M6 is a second cascaded PMOS.
  • M6 and M7 form the first voltage divider circuit
  • M12 and M13 form the second voltage divider circuit
  • M4 and M5 form the third voltage divider circuit
  • M10 and M11 form the fourth component.
  • the voltage circuit, M2 and M3 form the fifth voltage divider circuit
  • M8 and M9 form the sixth voltage divider circuit; in the level shift circuit shown in Figure 3, all MOS can be 1.8V withstand voltage MOS, not directly To withstand AVDD's 3.3V high voltage, in order to avoid 1.8V withstand voltage MOS overvoltage, the cascaded diode circuit uses a two-stage cascade structure, no external bias voltage is required; INP/INN is an inverting input signal from the low voltage domain.
  • M2 to M13 are diode-connected PMOS
  • M14 and M15 are cross-connected PMOS.
  • different circuit nodes in the cascaded PMOS in the voltage dividing circuit can be taken out as an output signal, for example, the M4 and M5 cascade nodes CN and M10 and the M11 cascade node CP are taken out as output signals.
  • the cascaded node CN output is approximately AVDD/4
  • the output signal OUTNH output is approximately AVDD/2
  • the second PMOS M15 is turned on
  • the output signal OUTPL output is approximately AVDD/2
  • the cascaded node CP output is approximately AVDD*3/4
  • the output signal OUTPH output is approximately AVDD, and the first PMOS M14 is turned off.
  • the output signal OUTNL output is about AVDD/2
  • the cascade node CN output is about AVDD*3/4
  • the output signal OUTNH output is about AVDD.
  • the second PMOS M15 is turned off, the output signal OUTPL output is about 0V
  • the cascade node CP output is about AVDD/4
  • the output signal OUTPH output is about AVDD/2
  • the first PMOS M14 is turned on.
  • the output signal OUTPH/OUTNH output range is about AVDD/2 ⁇ AVDD
  • the output signal OUTPL/OUTNL output range is about 0 ⁇ AVDD/2
  • the cascade node CP/CN output range is about 1/4*AVDD. ⁇ 3/4*AVDD. Since the voltage of each node is generated by diode-connected PMOS voltage division, there will be no overvoltage problem during normal operation and power-on.
  • M2 and M3 are larger than M4 and M5, and M8 and M9 are the same as M2 and M3, OUTPL and OUTNL output low voltage close to ground voltage, and output high level is lower than AVDD/2; M3 is smaller than M4 and M5, and M8 and M9 are kept the same size as M2 and M3. OUTPL and OUTNL output low voltage close to ground voltage, and output high level is higher than AVDD/2.
  • M6 and M7 are larger than M10 and M11, and M12 and M13 are the same size as M6 and M7, OUTPH and OUTNH output high voltage is close to the power supply voltage, and output low level is higher than AVDD/2; if M6, M7 is relatively smaller than M10 and M11. At the same time, M12 and M13 are kept the same size as M6 and M7.
  • the OUTPH and OUTNH output high voltages are close to the power supply voltage, and the output low level is lower than AVDD/2.
  • the MOSs in the cascade structure of the diode-connected MOS are in the same well.
  • the M2 and M3 substrates can be connected to the same well, the M4 and M5 substrates are connected to the same well, the M6 and M7 substrates are connected to the same well, and the M8 and M9 substrates are connected to the same well.
  • the M10 and M11 substrates are connected to the same well, and the M12 and M13 substrates are connected to the same well; thus, compared with the existing circuit MOS, the common well design can save the layout area of the integrated circuit.

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Physics & Mathematics (AREA)
  • Computing Systems (AREA)
  • General Engineering & Computer Science (AREA)
  • Mathematical Physics (AREA)
  • Logic Circuits (AREA)

Abstract

La présente invention concerne un circuit de décalage de niveau et une puce de circuit intégré. Dans ledit circuit de décalage de niveau, des circuits de division de tension d'accès sont agencés de manière complémentaire entre le drain d'un transistor à effet de champ à semi-conducteur à oxyde métallique à canal P (PMOS) et le drain d'un transistor à effet de champ à semi-conducteur à oxyde métallique à canal N (NMOS), entre la source et le drain du PMOS et entre la source et le drain du NMOS respectivement dans un circuit de décalage de niveau composé d'un premier PMOS et d'un second PMOS qui sont connectés en croix et d'un premier NMOS et d'un second NMOS qui servent en tant que deux entrées de signal d'inversion de domaine basse tension.
PCT/CN2018/097533 2017-07-31 2018-07-27 Circuit de décalage de niveau et puce de circuit intégré WO2019024803A1 (fr)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
CN201710639905.7 2017-07-31
CN201710639905.7A CN109327218B (zh) 2017-07-31 2017-07-31 一种电平移位电路和集成电路芯片

Publications (1)

Publication Number Publication Date
WO2019024803A1 true WO2019024803A1 (fr) 2019-02-07

Family

ID=65233442

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/CN2018/097533 WO2019024803A1 (fr) 2017-07-31 2018-07-27 Circuit de décalage de niveau et puce de circuit intégré

Country Status (2)

Country Link
CN (1) CN109327218B (fr)
WO (1) WO2019024803A1 (fr)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11063590B1 (en) * 2020-11-13 2021-07-13 Nxp Usa, Inc. High voltage integrated circuit devices with hot carrier injection damage protection
TWI774457B (zh) * 2021-07-02 2022-08-11 瑞昱半導體股份有限公司 電位轉換器

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN110535459A (zh) * 2019-09-30 2019-12-03 安凯(广州)微电子技术有限公司 一种基于低压cmos工艺的数字电平转换电路
CN113285706B (zh) * 2020-02-19 2023-08-01 圣邦微电子(北京)股份有限公司 一种电压电平转换电路
CN112073048B (zh) * 2020-09-02 2022-11-04 敦泰电子(深圳)有限公司 电平移位电路
CN113595546B (zh) * 2021-07-01 2022-05-17 深圳市汇芯通信技术有限公司 宽带高速电平转换电路及高速时钟芯片

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN101826864A (zh) * 2009-03-06 2010-09-08 扬智科技股份有限公司 位准移位装置
TW201145827A (en) * 2010-06-03 2011-12-16 Orise Technology Co Ltd Level shifter
CN102957417A (zh) * 2011-08-09 2013-03-06 三星电机株式会社 输出驱动电路和晶体管输出电路
US20160049132A1 (en) * 2011-12-22 2016-02-18 Renesas Electronics Corporation Level shift circuit and drive circuit of display device

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN1300943C (zh) * 2004-02-04 2007-02-14 威盛电子股份有限公司 电平移位电路
JP4800781B2 (ja) * 2006-01-31 2011-10-26 セイコーインスツル株式会社 電圧レベルシフト回路、および半導体集積回路
CN101515755B (zh) * 2008-02-20 2011-04-13 中国科学院微电子研究所 低功耗的高压电平移位电路
CN203851128U (zh) * 2014-05-13 2014-09-24 湖南进芯电子科技有限公司 高速宽范围低转高双端输出电平转换电路
CN105577166B (zh) * 2015-12-15 2018-12-14 珠海市杰理科技股份有限公司 电平移位电路和电源装置

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN101826864A (zh) * 2009-03-06 2010-09-08 扬智科技股份有限公司 位准移位装置
TW201145827A (en) * 2010-06-03 2011-12-16 Orise Technology Co Ltd Level shifter
CN102957417A (zh) * 2011-08-09 2013-03-06 三星电机株式会社 输出驱动电路和晶体管输出电路
US20160049132A1 (en) * 2011-12-22 2016-02-18 Renesas Electronics Corporation Level shift circuit and drive circuit of display device

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11063590B1 (en) * 2020-11-13 2021-07-13 Nxp Usa, Inc. High voltage integrated circuit devices with hot carrier injection damage protection
EP4002695A1 (fr) * 2020-11-13 2022-05-25 NXP USA, Inc. Dispositifs de circuit intégré haute tension avec protection contre les dommages d'injection de porteurs chauds
TWI774457B (zh) * 2021-07-02 2022-08-11 瑞昱半導體股份有限公司 電位轉換器

Also Published As

Publication number Publication date
CN109327218A (zh) 2019-02-12
CN109327218B (zh) 2020-12-25

Similar Documents

Publication Publication Date Title
WO2019024803A1 (fr) Circuit de décalage de niveau et puce de circuit intégré
US7679420B1 (en) Slew rate controlled level shifter with reduced quiescent current
US7154309B1 (en) Dual-mode output driver configured for outputting a signal according to either a selected high voltage/low speed mode or a low voltage/high speed mode
JP4763192B2 (ja) 標準cmosプロセスの高電圧保護回路
TWI491180B (zh) 具高輸出電壓的低電壓傳輸裝置
US10778227B2 (en) Level shifting circuit and method
TW201916593A (zh) 輸出級電路
US7443200B2 (en) Capacitor-coupled level shifter with duty-cycle independence and supply referenced bias configuration
JP5946548B2 (ja) 高電圧差動信号方式のためのドライバ回路
WO2022057366A1 (fr) Circuit et procédé de commande de conversion de niveau de tension négative
WO2009098626A1 (fr) Circuit d'entrée cmos à faible excursion
WO2021253704A1 (fr) Circuit de protection contre des sous-tensions en entrée
US7764086B2 (en) Buffer circuit
US10164637B2 (en) Level shifter for voltage conversion
WO2022116416A1 (fr) Bascule de schmitt
US7218169B2 (en) Reference compensation circuit
US6377095B1 (en) Digital-edge-rate control LVDS driver
US8482317B2 (en) Comparator and method with adjustable speed and power consumption
WO2022116415A1 (fr) Circuit de conversion de niveau
WO2021088628A1 (fr) Circuit de multiplexage gpio basé sur une entrée haute tension et une protection contre les décharges électrostatiques
JPH08288814A (ja) スイッチング回路
US20090153192A1 (en) Bi-directional buffer for open-drain or open-collector bus
US9698787B1 (en) Integrated low voltage differential signaling (LVDS) and high-speed current steering logic (HCSL) circuit and method of use
JP2000196436A (ja) 半導体集積回路装置の入出力回路
CN110263468B (zh) 一种片内cmos电容及一种芯片

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 18842354

Country of ref document: EP

Kind code of ref document: A1

NENP Non-entry into the national phase

Ref country code: DE

122 Ep: pct application non-entry in european phase

Ref document number: 18842354

Country of ref document: EP

Kind code of ref document: A1