WO2017199009A1 - Improvements in or relating to packaging for integrated circuits - Google Patents

Improvements in or relating to packaging for integrated circuits Download PDF

Info

Publication number
WO2017199009A1
WO2017199009A1 PCT/GB2017/051352 GB2017051352W WO2017199009A1 WO 2017199009 A1 WO2017199009 A1 WO 2017199009A1 GB 2017051352 W GB2017051352 W GB 2017051352W WO 2017199009 A1 WO2017199009 A1 WO 2017199009A1
Authority
WO
WIPO (PCT)
Prior art keywords
layer
film
sensing
assay device
passivation
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Ceased
Application number
PCT/GB2017/051352
Other languages
English (en)
French (fr)
Inventor
Zahid Ansari
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
DNAE Group Holdings Ltd
Original Assignee
DNAE Group Holdings Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by DNAE Group Holdings Ltd filed Critical DNAE Group Holdings Ltd
Priority to CN201780026589.4A priority Critical patent/CN109416340B/zh
Priority to CA3022281A priority patent/CA3022281A1/en
Priority to JP2018560621A priority patent/JP6870003B2/ja
Priority to EP17724429.0A priority patent/EP3458851A1/en
Priority to US16/302,359 priority patent/US10634642B2/en
Publication of WO2017199009A1 publication Critical patent/WO2017199009A1/en
Anticipated expiration legal-status Critical
Ceased legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G01MEASURING; TESTING
    • G01NINVESTIGATING OR ANALYSING MATERIALS BY DETERMINING THEIR CHEMICAL OR PHYSICAL PROPERTIES
    • G01N27/00Investigating or analysing materials by the use of electric, electrochemical, or magnetic means
    • G01N27/26Investigating or analysing materials by the use of electric, electrochemical, or magnetic means by investigating electrochemical variables; by using electrolysis or electrophoresis
    • G01N27/403Cells and electrode assemblies
    • G01N27/414Ion-sensitive or chemical field-effect transistors, i.e. ISFETS or CHEMFETS
    • G01N27/4148Integrated circuits therefor, e.g. fabricated by CMOS processing
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01NINVESTIGATING OR ANALYSING MATERIALS BY DETERMINING THEIR CHEMICAL OR PHYSICAL PROPERTIES
    • G01N27/00Investigating or analysing materials by the use of electric, electrochemical, or magnetic means
    • G01N27/26Investigating or analysing materials by the use of electric, electrochemical, or magnetic means by investigating electrochemical variables; by using electrolysis or electrophoresis
    • G01N27/403Cells and electrode assemblies
    • G01N27/414Ion-sensitive or chemical field-effect transistors, i.e. ISFETS or CHEMFETS
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • H01L23/3121Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • H01L23/3135Double encapsulation or coating and encapsulation
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/80Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
    • H10D84/82Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components
    • H10D84/83Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/04042Bonding areas specifically adapted for wire connectors, e.g. wirebond pads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • H01L2224/48463Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond
    • H01L2224/48465Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond the other connecting portion not on the bonding area being a wedge bond, i.e. ball-to-wedge, regular stitch
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/102Material of the semiconductor or solid state bodies
    • H01L2924/1025Semiconducting materials
    • H01L2924/10251Elemental semiconductors, i.e. Group IV
    • H01L2924/10253Silicon [Si]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15313Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a land array, e.g. LGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • H01L2924/1815Shape

Definitions

  • This invention relates to improvements in or relating to packaging for integrated circuits (IC) and, in particular, to packaging for ICs that are intended to be exposed to fluids in use.
  • IC integrated circuits
  • thermoset plastic material A number of standard IC package manufacturing processes are available that enable exposure of part of the surface of sensor IC's to either the atmosphere or fluids.
  • the most cost-effective option for high volume manufacture is over-moulding of the IC with a thermoset plastic material.
  • thermoset materials have a complex set of constraints to ensure manufacturability and reliability of the IC product, and comply with safety requirements, such as flammability requirements and other regulatory requirements, such as industry standards for Restriction of Hazardous Substances.
  • These mould compounds have complex proprietary compositions, including a combination of organic and inorganic materials. Use of non-standard mould compounds has a negative impact on cost and limits the number of potential manufacturing partners.
  • an assay device comprising: an integrated circuit (IC) comprising a plurality of ISFETs; an over-moulded layer which partially covers the IC, such that the plurality of ISFETs remain uncovered; a film provided across substantially the entire IC; wherein the film acts as a passivation and/or sensing layer for each of the ISFETs; and wherein the film acts as a barrier layer to encase the over-moulded layer.
  • IC integrated circuit
  • an over-moulded layer which partially covers the IC, such that the plurality of ISFETs remain uncovered
  • a film provided across substantially the entire IC; wherein the film acts as a passivation and/or sensing layer for each of the ISFETs; and wherein the film acts as a barrier layer to encase the over-moulded layer.
  • the film may act as a passivation layer, a sensing layer or both a passivation and a sensing layer. If the film acts as a passivation layer is may be fabricated from any dielectric with low ion transport characteristics. Such dielectric materials will not conduct current and they also act as a moisture barrier. Alumina and Hafnium dioxide are examples of dielectric materials that provide good passivation characteristics.
  • the film may be formed from a material that is compatible with both PCR and pH sensing. Forming the film from a material that is compatible with both PCR and pH sensing means that the chambers formed above the ISFETs can be used for PCR and/or pH sensing without the addition of any further layers.
  • the over-moulded layer may be formed from a thermoset plastic material.
  • Thermoset plastic materials are well regulated in the context of IC manufacture and the ability to work with an industry standard thermoset plastic material is a considerable advantage in terms of cost and manufacturability.
  • the film may be less than 10nm thick.
  • the thickness of the film is selected to ensure that the over-mould layer is sealed so that no chemicals can leech from the over-mould compound into fluids in which PCR and/or pH sensing takes place.
  • the film must also be sufficiently thin that it does not compromise the usable volume of the chambers formed above the ISFETs.
  • the film may be Si 3 N 4 , Ta 2 0 5 , Al 2 0 3 or Si0 2 .
  • Si 3 N 4 , Ta 2 0 5 and Alumina provide both good sensing and also good passivation. Films formed from any one of these compounds provide both sensing and passivation.
  • the film may be provided as two or more sub-layers. The provision of more than one layer across substantially the entire IC allows the different sub-layers to be selected to optimise certain characteristics. For example, a first sub-layer could be a 10nm layer of Al 2 0 3 and a second sub-layer could be a 1 nm layer of Si 3 N 4 or Si0 2 .
  • Silicon dioxide is advantageous in that is compatible with primer immobilisation and pH sensing as well as providing some level of passivation.
  • a silicon dioxide film could therefore be provided in lieu of a standard sensing layer that would otherwise have been provided over the ISFET.
  • silicon dioxide is not an ideal passivation layer, a film comprising silicon dioxide as the sensing layer has a second sub-layer, for example a 20nm-50nm thick layer of Ta 2 0 5 can be combined with a thin 2nm-5nm layer of Si0 2 .
  • the sensing layer may be a pH sensing layer as exemplified above with the Si0 2 film.
  • the assay device of the present invention can be manufactured by any technique that provides conformal moulding where the film follows the topography of the underlying structure of the device. Plasma deposition, atomic layer deposition and pulsed laser deposition are all techniques that could be utilised. Furthermore, any other technique capable of providing the required uniform thickness high quality film could also be used. It is proposed that the chambers could be made PCR compatible by deposition of an extremely thin layer of any material that is compatible with both PCR and pH sensing. So, for example, a nanometre-scale layer of Si 3 N 4 or Ta 2 0 5 could be deposited using any process that would reliably ensure coverage of the mould compound.
  • this sensing layer could be deposited on top of the passivation. However, if the deposited layer meets requirements for both passivation and sensing, then it could be used in lieu of the sensing layer currently deposited as part of the post-CMOS wafer manufacturing process. Thus, wafers could go from the CMOS fab to assembly without any need for post-CMOS processing. After assembly, the packaged IC's would be coated with the material that would act as both a passivation layer and a sensing layer. Care would need to be taken to ensure that the deposition process did not compromise solderability of the bottom electrical contacts of the IC package, but there are a number of ways to ensure that this requirement is met (e.g.
  • Performance and reliability could be further optimised by a combination of two or more layers.
  • a 1 nm Si 3 N 4 or Si0 2 layer could be deposited on top of a 10nm Al 2 0 3 layer. This would provide the better passivation of Al 2 0 3 , while preventing exposure of the PCR reaction to Al 2 0 3 and offering a top layer compatible with primer immobilisation and pH sensing. If the top layer is used primarily for immobilisation and the underlying layer is compatible with the PCR chemistry, then the need for conformality of the top layer is reduced and lower cost deposition processes could be used for the top layer, if available.
  • Figure 1 shows a schematic cross-section of a device according to the present invention.
  • Figure 1 shows a device 10 which is a layered structure. The layers are provided on a package substrate 12 through which electrical connections 14 are provided. A silicon IC layer 16 is provided on the substrate 12. A plurality of ISFET pads 18 are provided on the silicon IC layer 16 together with CMOS passivation between the ISFET pads 18. A mould compound 17 is provided over those parts of the substrate 12 that are not provided with ISFET pads 18. The openings in the mould compound 17 above the ISFET pads 18 effectively provide wells 19 for fluid.
  • a film 20 providing passivation and sensing is provided over substantially the entire device 10.
  • the film 20 follows the topology of the layers already laid down and provides a surface coating for the wells 19 to protect fluid from contacting the mould compound 17.
  • the film 20 also covers the ISFET pads 18 where it provides sensing.

Landscapes

  • Microelectronics & Electronic Packaging (AREA)
  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Chemical & Material Sciences (AREA)
  • Health & Medical Sciences (AREA)
  • Life Sciences & Earth Sciences (AREA)
  • Computer Hardware Design (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Power Engineering (AREA)
  • Electrochemistry (AREA)
  • Pathology (AREA)
  • Molecular Biology (AREA)
  • Analytical Chemistry (AREA)
  • Biochemistry (AREA)
  • General Health & Medical Sciences (AREA)
  • Immunology (AREA)
  • Chemical Kinetics & Catalysis (AREA)
  • Apparatus Associated With Microorganisms And Enzymes (AREA)
  • Micromachines (AREA)
  • Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
  • Investigating Or Analyzing Materials By The Use Of Fluid Adsorption Or Reactions (AREA)
  • Measuring Or Testing Involving Enzymes Or Micro-Organisms (AREA)
  • Semiconductor Memories (AREA)
PCT/GB2017/051352 2016-05-18 2017-05-15 Improvements in or relating to packaging for integrated circuits Ceased WO2017199009A1 (en)

Priority Applications (5)

Application Number Priority Date Filing Date Title
CN201780026589.4A CN109416340B (zh) 2016-05-18 2017-05-15 集成电路封装的改进或与之相关的改进
CA3022281A CA3022281A1 (en) 2016-05-18 2017-05-15 Improvements in or relating to packaging for integrated circuits
JP2018560621A JP6870003B2 (ja) 2016-05-18 2017-05-15 集積回路のためのパッケージングにおける又は関連する改善
EP17724429.0A EP3458851A1 (en) 2016-05-18 2017-05-15 Improvements in or relating to packaging for integrated circuits
US16/302,359 US10634642B2 (en) 2016-05-18 2017-05-15 Packaging for integrated circuits

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
GB1608758.7 2016-05-18
GBGB1608758.7A GB201608758D0 (en) 2016-05-18 2016-05-18 Improvements in or relating to packaging for integrated circuits

Publications (1)

Publication Number Publication Date
WO2017199009A1 true WO2017199009A1 (en) 2017-11-23

Family

ID=56320613

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/GB2017/051352 Ceased WO2017199009A1 (en) 2016-05-18 2017-05-15 Improvements in or relating to packaging for integrated circuits

Country Status (7)

Country Link
US (1) US10634642B2 (enExample)
EP (1) EP3458851A1 (enExample)
JP (1) JP6870003B2 (enExample)
CN (1) CN109416340B (enExample)
CA (1) CA3022281A1 (enExample)
GB (1) GB201608758D0 (enExample)
WO (1) WO2017199009A1 (enExample)

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4567006A (en) * 1981-04-09 1986-01-28 Corning Glass Works Method for encapsulating microelectronic sensor devices
US8461587B2 (en) * 2009-03-31 2013-06-11 Endress + Hauser Conducta Gesellschaft für Mess- und Regeltechnik mbH + Co. KG Ion-sensitive sensor with multilayer construction in the sensitive region
WO2014057289A1 (en) * 2012-10-12 2014-04-17 Dna Electronics Ltd Ion-sensitive field-effect transistor
CN105261640A (zh) * 2015-09-14 2016-01-20 友达光电股份有限公司 离子感测场效晶体管

Family Cites Families (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5676042A (en) * 1979-11-28 1981-06-23 Shindengen Electric Mfg Co Ltd Field effect transistor for ion sensor
JPS6056247A (ja) * 1983-09-07 1985-04-01 Mitsubishi Electric Corp 半導体イオンセンサの絶縁法
JPS6073352A (ja) * 1983-09-30 1985-04-25 Hitachi Ltd 化学fetセンサ
JP2988020B2 (ja) * 1991-07-03 1999-12-06 日本電気株式会社 半導体イオンセンサ
JP4450031B2 (ja) * 2007-08-22 2010-04-14 株式会社デンソー 半導体部品
US7759135B2 (en) * 2008-09-30 2010-07-20 Infineon Technologies Ag Method of forming a sensor node module
FR2991053B1 (fr) * 2012-05-25 2014-06-06 Hemodia Capteur isfet avec dispositif de controle integre.
EP2677307B1 (en) * 2012-06-21 2016-05-11 Nxp B.V. Integrated circuit with sensors and manufacturing method
US9395326B2 (en) * 2013-11-01 2016-07-19 Taiwan Semiconductor Manufacturing Company Limited FET sensing cell and method of improving sensitivity of the same
US9470652B1 (en) * 2015-09-15 2016-10-18 Freescale Semiconductor, Inc. Sensing field effect transistor devices and method of their manufacture

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4567006A (en) * 1981-04-09 1986-01-28 Corning Glass Works Method for encapsulating microelectronic sensor devices
US8461587B2 (en) * 2009-03-31 2013-06-11 Endress + Hauser Conducta Gesellschaft für Mess- und Regeltechnik mbH + Co. KG Ion-sensitive sensor with multilayer construction in the sensitive region
WO2014057289A1 (en) * 2012-10-12 2014-04-17 Dna Electronics Ltd Ion-sensitive field-effect transistor
CN105261640A (zh) * 2015-09-14 2016-01-20 友达光电股份有限公司 离子感测场效晶体管

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See also references of EP3458851A1 *

Also Published As

Publication number Publication date
EP3458851A1 (en) 2019-03-27
CN109416340A (zh) 2019-03-01
US10634642B2 (en) 2020-04-28
JP6870003B2 (ja) 2021-05-12
US20190302051A1 (en) 2019-10-03
CN109416340B (zh) 2021-08-27
JP2019516992A (ja) 2019-06-20
CA3022281A1 (en) 2017-11-23
GB201608758D0 (en) 2016-06-29

Similar Documents

Publication Publication Date Title
KR101491257B1 (ko) 생물학적 전계-효과 트랜지스터(biofet) 디바이스를 제조하는 방법 및 그 디바이스
US10381277B2 (en) Method for producing a plurality of measurement regions on a chip, and chip with measurement regions
US8174122B2 (en) Semiconductor device
CN110943040B (zh) 切割衬底的方法和用于形成半导体芯片的分离方法
CN110709350B (zh) 利用ALGe的共晶键合
US9766195B2 (en) Integrated circuit with sensor and method of manufacturing such an integrated circuit
JP2009081351A (ja) 半導体装置及びその製造方法
US20160133689A1 (en) Reliability improvement of polymer-based capacitors by moisture barrier
US10374093B2 (en) Method of fabricating a flexible substrate and the flexible substrate fabricated thereby
US8772153B2 (en) Semiconductor device with air gap therein and manufacturing method thereof
US12191258B2 (en) Semiconductor device having integral alignment marks with decoupling features and method for fabricating the same
US11756893B2 (en) Semiconductor device with alignment marks and method for fabricating the same
US10634642B2 (en) Packaging for integrated circuits
WO2014008927A1 (en) Method for encapsulating an optoelectronic device and light-emitting diode chip
TW452923B (en) Diffusion preventing barrier layer in integrated circuit inter-metal layer dielectrics
CN102593070A (zh) 半导体芯片和用于制造半导体芯片的方法
US20080064214A1 (en) Semiconductor processing including etched layer passivation using self-assembled monolayer
US20160181197A1 (en) Reliable passivation layers for semiconductor devices
JP2019516992A5 (enExample)
EP1282164A2 (en) Method to improve the adhesion of dielectric layers to copper
US8865563B2 (en) Film embedding method and semiconductor device
CN104517893A (zh) 自组装单层原位气相沉积作为铜助粘剂及扩散阻障件的方法
CN112236845A (zh) 通过锌掺杂增强金属衬里的钝化和粘附
US20210082749A1 (en) Method of manufacturing semiconductor device
TWI329134B (en) Method for mitigating chemical vapor deposition phosphorus doping oxide surface induced defects

Legal Events

Date Code Title Description
ENP Entry into the national phase

Ref document number: 3022281

Country of ref document: CA

ENP Entry into the national phase

Ref document number: 2018560621

Country of ref document: JP

Kind code of ref document: A

NENP Non-entry into the national phase

Ref country code: DE

121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 17724429

Country of ref document: EP

Kind code of ref document: A1

ENP Entry into the national phase

Ref document number: 2017724429

Country of ref document: EP

Effective date: 20181218