WO2016162778A1 - Dispositif d'affichage et équipement électronique - Google Patents

Dispositif d'affichage et équipement électronique Download PDF

Info

Publication number
WO2016162778A1
WO2016162778A1 PCT/IB2016/051814 IB2016051814W WO2016162778A1 WO 2016162778 A1 WO2016162778 A1 WO 2016162778A1 IB 2016051814 W IB2016051814 W IB 2016051814W WO 2016162778 A1 WO2016162778 A1 WO 2016162778A1
Authority
WO
WIPO (PCT)
Prior art keywords
light
electrode
layer
transistor
semiconductor layer
Prior art date
Application number
PCT/IB2016/051814
Other languages
English (en)
Japanese (ja)
Inventor
山崎舜平
Original Assignee
株式会社半導体エネルギー研究所
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 株式会社半導体エネルギー研究所 filed Critical 株式会社半導体エネルギー研究所
Priority to JP2017510793A priority Critical patent/JPWO2016162778A1/ja
Publication of WO2016162778A1 publication Critical patent/WO2016162778A1/fr

Links

Images

Classifications

    • GPHYSICS
    • G02OPTICS
    • G02BOPTICAL ELEMENTS, SYSTEMS OR APPARATUS
    • G02B5/00Optical elements other than lenses
    • G02B5/20Filters
    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • G02F1/1333Constructional arrangements; Manufacturing methods
    • G02F1/1335Structural association of cells with optical devices, e.g. polarisers or reflectors

Definitions

  • One embodiment of the present invention relates to a transistor, a semiconductor device, and a manufacturing method thereof.
  • one embodiment of the present invention is not limited to the above technical field.
  • the technical field of one embodiment of the invention disclosed in this specification and the like relates to an object, a method, or a manufacturing method.
  • one embodiment of the present invention relates to a process, a machine, a manufacture, or a composition (composition of matter).
  • a semiconductor device refers to any device that can function by utilizing semiconductor characteristics.
  • a display device (a liquid crystal display device, a light-emitting display device, or the like), an illumination device, an electro-optical device, a power storage device, a memory device, a semiconductor circuit, an imaging device, an electronic device, or the like may include a semiconductor device.
  • an active matrix liquid crystal display device in which pixel electrodes are arranged in a matrix and a transistor is connected to each pixel electrode as a switching element has attracted attention.
  • Patent Document 1 an active matrix liquid crystal display device in which a transistor having a metal oxide channel formation region as a switching element is connected to each pixel electrode is already known (Patent Document 1 and Patent Document 2).
  • Active matrix liquid crystal display devices are roughly classified into two types, a transmission type and a reflection type.
  • the power consumption of the backlight greatly affects the power consumption of the entire liquid crystal display device, so how to reduce the light loss inside the panel is an important point for reducing power consumption. It becomes.
  • Light loss inside the panel is caused by light refraction in the interlayer insulating film, light absorption by the color filter, and the like.
  • a color filter has a function of transmitting light in a specific wavelength range by utilizing light absorption by a pigment. For this reason, when colored light is generated from white light using a color filter, the loss of light increases in principle. Actually, 70% or more of the light emitted from the backlight may be absorbed by the color filter. Therefore, it can be said that the generation of colored light by the color filter is one of the factors hindering the reduction in power consumption of the liquid crystal display device.
  • An object is to provide a display device with low power consumption. Another object is to provide a display device with favorable color reproducibility. Another object is to provide a display device with high display quality. Another object is to provide a display device with favorable reliability. Another object is to provide a novel display device.
  • One embodiment of the present invention includes a light source, an optical resonance plate, and a liquid crystal element.
  • the light source and the liquid crystal element overlap with each other through the optical resonance plate, and the light source emits first light having a first wavelength range.
  • the optical resonance plate is a display device having a function of extracting the second light having the second wavelength region from the first light and a function of making the second light incident on the liquid crystal element. .
  • one embodiment of the present invention includes a light source, an optical resonance plate, and a liquid crystal element, the light source and the liquid crystal element overlap with each other through the optical resonance plate, and the light source emits the first light having the first wavelength range.
  • the optical resonance plate has a function of emitting light, the first light, the second light having the second wavelength range, the third light having the third wavelength range, and the fourth wavelength having the fourth wavelength range.
  • the display device has a function of extracting the second light and a function of causing the second to fourth lights to enter the liquid crystal element.
  • Another embodiment of the present invention is an electronic device including any of the above display devices and an antenna, a battery, a housing, a speaker, a microphone, an operation switch, or an operation button.
  • the second light may be light having a red wavelength range
  • the third light may be light having a green wavelength range
  • the fourth light is light having a blue wavelength range. May be.
  • the second light may have a center wavelength of 610 nm to 750 nm
  • the third light may have a center wavelength of 500 nm to 560 nm
  • the fourth light has a center wavelength of 435 nm to 480 nm. It may be.
  • the color temperature of the first light is preferably 3000 K or more and 12000 K or less.
  • the liquid crystal element may be a horizontal electric field type liquid crystal element.
  • a display device with low power consumption can be provided.
  • a display device with favorable color reproducibility can be provided.
  • a display device with favorable display quality can be provided.
  • a display device with favorable reliability can be provided.
  • a novel display device can be provided.
  • FIG. 14 is a perspective view illustrating a display device.
  • FIG. 14 is a perspective view illustrating a display device.
  • FIG. 6 illustrates a configuration example of a pixel.
  • FIG. 9 is a block diagram illustrating a structure example of a display device.
  • FIG. 9 is a block diagram illustrating a structure example of a display device.
  • FIG. 4A and 4B are a circuit portion and a top view illustrating a structure example of a pixel according to an embodiment. Sectional drawing explaining the structural example of an element substrate.
  • FIG. 6 is a cross-sectional view illustrating a structure example of a display device according to an embodiment.
  • FIG. 6 is a cross-sectional view illustrating a structure example of a display device according to an embodiment.
  • FIG. 6 is a Cs-corrected high-resolution TEM image in a cross section of a CAAC-OS and a schematic cross-sectional view of the CAAC-OS. The Cs correction
  • FIG. 10 is a cross-sectional view illustrating an example of a transistor.
  • FIG. 10 is a cross-sectional view illustrating an example of a transistor.
  • FIG. 10 is a cross-sectional view illustrating an example of a transistor.
  • 4A and 4B are a top view and cross-sectional views illustrating an example of a transistor.
  • 4A and 4B are a top view and cross-sectional views illustrating an example of a transistor.
  • FIG. 4A and 4B are a top view and cross-sectional views illustrating an example of a transistor.
  • 4A and 4B are a top view and cross-sectional views illustrating an example of a transistor.
  • 4A and 4B are a top view and cross-sectional views illustrating an example of a transistor.
  • FIG. 14 is a perspective view illustrating an example of an electronic device.
  • ordinal numbers such as “first” and “second” are used to avoid confusion between components, and do not indicate any order or order such as process order or stacking order.
  • an ordinal number may be added in the claims to avoid confusion between the constituent elements.
  • terms having an ordinal number in this specification and the like may have different ordinal numbers in the claims.
  • terms with ordinal numbers are sometimes omitted in the claims.
  • Electrode and “wiring” do not functionally limit these components.
  • an “electrode” may be used as part of a “wiring” and vice versa.
  • the terms “electrode” and “wiring” include a case where a plurality of “electrodes” and “wirings” are integrally formed.
  • the terms “upper” and “lower” do not limit that the positional relationship between the components is directly above or directly below and is in direct contact.
  • the expression “electrode B on the insulating layer A” does not require the electrode B to be formed in direct contact with the insulating layer A, and another configuration between the insulating layer A and the electrode B. Do not exclude things that contain elements.
  • the functions of the source and drain of the transistor are switched with each other depending on operating conditions such as when transistors with different polarities are used or when the direction of current changes in circuit operation. It is difficult to limit. Therefore, in this specification, the terms source and drain can be used interchangeably.
  • the term “electrically connected” includes a case where the terminals are connected via an element having some electrical action.
  • the “thing having some electric action” is not particularly limited as long as it can exchange electric signals between connection targets. Therefore, even in the case of being expressed as “electrically connected”, in an actual circuit, there is a case where there is no physical connection portion and the wiring is merely extended.
  • the channel length refers to, for example, a region where a semiconductor (or a portion where current flows in the semiconductor when the transistor is on) and a gate electrode overlap with each other in a top view of the transistor, or a region where a channel is formed (Also referred to as “channel formation region”) refers to the distance between the source (source region or source electrode) and the drain (drain region or drain electrode).
  • channel length is not necessarily the same in all regions. That is, the channel length of one transistor may not be fixed to one value. Therefore, in this specification, the channel length is any one of values, the maximum value, the minimum value, or the average value in a region where a channel is formed.
  • the channel width is, for example, a region in which a semiconductor (or a portion in which a current flows in the semiconductor when the transistor is on) and a gate electrode overlap each other, or a source and a drain in a region where a channel is formed. This is the length of the part. Note that in one transistor, the channel width is not necessarily the same in all regions. That is, the channel width of one transistor may not be fixed to one value. Therefore, in this specification, the channel width is any one of values, the maximum value, the minimum value, or the average value in a region where a channel is formed.
  • the channel width in a region where a channel is actually formed (also referred to as “effective channel width”) and the channel width (“apparent channel width” shown in the top view of the transistor) May also be different.
  • the effective channel width may be larger than the apparent channel width, and the influence may not be negligible.
  • the ratio of a channel region formed on the side surface of the semiconductor may increase. In that case, the effective channel width becomes larger than the apparent channel width.
  • the apparent channel width may be referred to as “surrounded channel width (SCW)”.
  • SCW surrounded channel width
  • channel width in the case where the term “channel width” is simply used, it may denote an enclosed channel width or an apparent channel width.
  • channel width in the case where the term “channel width” is simply used, it may denote an effective channel width. Note that the channel length, channel width, effective channel width, apparent channel width, enclosed channel width, and the like can be determined by analyzing a cross-sectional TEM image or the like.
  • the calculation may be performed using the enclosed channel width. In that case, the value may be different from that calculated using the effective channel width.
  • the impurity of the semiconductor means, for example, a component other than the main component constituting the semiconductor.
  • an element having a concentration of less than 0.1 atomic% can be said to be an impurity.
  • impurities for example, DOS (Density of State) of the semiconductor may increase, carrier mobility may decrease, and crystallinity may decrease.
  • examples of the impurity that changes the characteristics of the semiconductor include a Group 1 element, a Group 2 element, a Group 13 element, a Group 14 element, a Group 15 element, and an oxide semiconductor.
  • transition metals other than the main components of, for example, hydrogen (also included in water), lithium, sodium, silicon, boron, phosphorus, carbon, nitrogen and the like.
  • oxygen vacancies may be formed by mixing impurities such as hydrogen, for example.
  • impurities that change the characteristics of the semiconductor include group 1 elements, group 2 elements, group 13 elements, and group 15 elements excluding oxygen and hydrogen.
  • parallel means a state in which two straight lines are arranged at an angle of ⁇ 10 ° to 10 °. Therefore, the case of ⁇ 5 ° to 5 ° is also included.
  • substantially parallel means a state in which two straight lines are arranged at an angle of ⁇ 30 ° to 30 °.
  • Vertical and “orthogonal” mean a state in which two straight lines are arranged at an angle of 80 ° to 100 °. Therefore, the case of 85 ° to 95 ° is also included.
  • substantially vertical means a state in which two straight lines are arranged at an angle of 60 ° to 120 °.
  • the high power supply potential VDD (hereinafter, also simply referred to as “VDD” or “H potential”) indicates a power supply potential higher than the low power supply potential VSS.
  • the low power supply potential VSS (hereinafter also simply referred to as “VSS” or “L potential”) indicates a power supply potential lower than the high power supply potential VDD.
  • the ground potential can be used as VDD or VSS. For example, when VDD is a ground potential, VSS is a potential lower than the ground potential, and when VSS is a ground potential, VDD is a potential higher than the ground potential.
  • film and “layer” can be interchanged with each other depending on the case or circumstances.
  • conductive layer may be changed to the term “conductive film”.
  • insulating film may be changed to the term “insulating layer” in some cases.
  • the liquid crystal display device 100 includes a liquid crystal panel 110 to which an FPC 111 (Flexible Printed Circuit) is connected, and a backlight unit 120.
  • FIG. 1A is a perspective view of the liquid crystal display device 100.
  • FIG. 1B is a perspective view showing a state where the liquid crystal display device 100 is separated into a liquid crystal panel 110 and a backlight unit 120.
  • 1A and 1B are provided with arrows indicating the X-axis direction, the Y-axis direction, and the Z-axis direction.
  • the X axis direction, the Y axis direction, and the Z axis direction are directions orthogonal to each other.
  • the liquid crystal panel 110 includes a display area 141, a circuit 142, and a circuit 143.
  • the display area 141 includes a plurality of pixels 114 (not shown in FIG. 1).
  • the circuit 142 and the circuit 143 are composed of a plurality of transistors.
  • the circuit 142 and the circuit 143 have a function of determining which pixel 114 in the display region 141 is supplied with the signal supplied through the FPC 111.
  • a display device that can display at a resolution of so-called full high-definition (also referred to as “2K resolution”, “2K1K”, “2K”, or the like) can be realized. it can.
  • full high-definition also referred to as “2K resolution”, “2K1K”, “2K”, or the like
  • ultra high vision 4K resolution”, “4K2K”, “4K”, “4K UHD”, “4K UHDTV”.
  • QFHD “ 4K Ultra HD ”, etc.
  • so-called super high vision (“8K resolution”, “8K4K”, “8K”, “8K UHD”, “8K UHDTV”). It is also possible to realize a display device capable of displaying at a resolution of “. By increasing the number of pixels, it is possible to realize a display device capable of displaying at a resolution of 16K or 32K.
  • the backlight unit 120 includes a light emitting unit 122 and an optical resonance plate 121.
  • the light emitting unit 122 and the optical resonance plate 121 are provided so as to overlap each other.
  • the light emitting unit 122 is provided below the optical resonance plate 121.
  • the liquid crystal panel 110 is disposed on the optical resonance plate 121 side of the backlight unit 120.
  • FIG. 2A1 is a perspective view of the liquid crystal panel 110 to which the FPC 111 is connected.
  • 2A2 is an enlarged view of the portion 115 in the display region 141.
  • FIG. In the liquid crystal panel 110, a plurality of pixels 114 are arranged in a matrix in the display region 141.
  • the pixel 114 includes a sub-pixel 113R that emits red light, a sub-pixel 113G that emits green light, and a sub-pixel 113B that emits blue light.
  • the subpixel 113R, the subpixel 113G, and the subpixel 113B of each pixel 114 are arranged in the Y-axis direction. Note that in this specification and the like, when describing any or all subpixels of the liquid crystal panel 110, they are simply referred to as “subpixels 113”.
  • FIG. 2B1 is a perspective view of the backlight unit 120.
  • FIG. 2 (B1) the optical resonance plate 121 and the light emitting portion 122 are shown separately.
  • FIG. 2B2 is an enlarged view of the portion 125 in the optical resonance plate 121.
  • 2B2 illustrates the substrate 126 and the structure 127 among the components of the optical resonance plate 121.
  • FIG. The structure 127 has a convex portion in the cross section in the Y-axis direction.
  • the structure 127 is provided on the substrate 126 so as to extend in the X-axis direction.
  • FIG. 3A is a cross-sectional view of the light-emitting portion 122 and the optical resonance plate 121 corresponding to the portion Y1-Y2 shown in FIG.
  • the light emitting unit 122 includes a light guide layer 149, a light source 123, and a reflective layer 124.
  • the light source 123 is provided in the light guide layer 149.
  • the reflective layer 124 is provided on one surface side of the light guide layer 149.
  • a part of the light 135 emitted from the light source 123 is emitted in the Z-axis direction from the other surface side of the light guide layer 149.
  • a surface from which light is emitted is referred to as an “emission surface”.
  • another part of the light 135 emitted from the light source 123 is reflected by the reflective layer 124 and emitted from the emission surface in the Z-axis direction.
  • the light guide layer 149 is formed using a material with high visible light transmittance.
  • the light guide layer 149 can be formed using, for example, an inorganic material such as silicon oxide, or an organic material such as polyimide resin or acrylic resin. Further, as the light guide layer 149, a gas such as air, nitrogen, or a rare gas may be used.
  • the reflective layer 124 is formed using a material with a high visible light reflectance.
  • the reflective layer 124 can be formed using a material containing, for example, silver (Ag), aluminum (Al), or the like.
  • a cold cathode tube CCFL: Cold Cathode Fluorescent Lamp
  • an LED Light Emitting Diode
  • a white LED, a red LED, a green LED, a blue LED, or the like may be used alone or in combination.
  • an organic EL (Electro Luminescence) element, an inorganic EL element, or the like may be used as the light source 123.
  • the light source 123 may be provided outside the light guide layer 149 as illustrated in the perspective views of FIGS.
  • FIG. 4A illustrates an example in which the light source 123 is provided along one side surface of the light guide layer 149 in the X-axis direction.
  • the light 135 emitted from the light source 123 enters the light guide layer 149 from the side surface, is reflected in the light guide layer 149, and is emitted in the Z-axis direction.
  • FIG. 4B illustrates an example in which the light source 123 is provided along one side surface of the light guide layer 149 in the Y-axis direction.
  • the light source 123 may be provided on both side surfaces in the X-axis direction of the light guide layer 149 or on both side surfaces in the Y-axis direction.
  • the light source 123 may be provided on all side surfaces of the light guide layer 149.
  • a functional member such as a polarizing plate, a phase difference plate, or a prism sheet may be provided on the light emitting surface side of the light guide layer 149.
  • the optical resonance plate 121 has a structure 127 on a substrate 126 and a semi-transmissive layer 128 on the substrate 126 and the structure 127.
  • the light guide layer 129 having a flat surface is provided on the semi-transmissive layer 128, and the semi-transmissive layer 131 is provided on the light guide layer 129.
  • the protective layer 132 is provided over the semi-transmissive layer 131.
  • a light-transmitting substrate can be used.
  • a glass substrate such as barium borosilicate glass or alumino borosilicate glass, a ceramic substrate, a quartz substrate, a sapphire substrate, or the like can be used.
  • a flexible substrate such as a resin may be used.
  • the structure 127 is formed using a light-transmitting material.
  • the light-transmitting material may be an insulating material, a conductive material, or a semiconductor material.
  • the structure 127 may be formed using an insulating material such as silicon oxide or silicon nitride, or may be formed using a conductive material such as indium tin oxide (ITO) or zinc oxide.
  • ITO indium tin oxide
  • the structure 127 may be formed using a resin material.
  • the structure 127 may be formed by combining these materials.
  • the semi-transmissive layer 128 and the semi-transmissive layer 131 transmit a certain proportion of incident light and reflect a certain proportion of light.
  • a material containing silver (Ag) or a material containing aluminum (Al) can be used as the semi-transmissive layer 128 and the semi-transmissive layer 131.
  • the ratio of the transmitted light to the incident light (transmittance) can be determined by the thickness of these materials.
  • the transflective layer 128 preferably has the same or larger visible light transmittance as the transflective layer 131.
  • the visible light transmittance of the semi-transmissive layer 128 is preferably 30% to 80%, and more preferably 20% to 80%.
  • the visible light transmittance of the semi-transmissive layer 131 is preferably 0.1% or more and 30% or less, and more preferably 0.1% or more and 20% or less.
  • the light guide layer 129 is formed using a material with high visible light transmittance. Specifically, a material having a visible light transmittance of 50% to 100%, preferably 70% to 100% is used. For example, an inorganic material such as silicon oxide or an organic material such as polyimide resin or acrylic resin can be used for the light guide layer 129.
  • the surface of the light guide layer 129 may be planarized.
  • the planarization treatment is not particularly limited, but can be performed by polishing treatment (for example, chemical mechanical polishing (CMP)) or dry etching treatment.
  • CMP chemical mechanical polishing
  • the polishing process can be omitted by forming the light guide layer 129 using an insulating material having a planarization function.
  • an organic material such as polyimide resin or acrylic resin can be used.
  • the light guide layer 129 a gas such as air, nitrogen, or a rare gas may be used.
  • a gas such as air, nitrogen, or a rare gas
  • the distance between the semi-transmissive layer 131 and the semi-transmissive layer 128 can be kept constant by providing a spacer in a part of the light guide layer 129.
  • the protective layer 132 may be formed using a material similar to that of the light guide layer 129, for example.
  • the first resonance region 133 a to the third resonance region 133 c are repeatedly formed by the structure 127.
  • the semi-transmissive layer 131 overlaps the semi-transmissive layer 128 via the light guide layer 129 in each region, and the semi-transmissive layer 128 and the semi-transmissive layer 131 are mutually connected. Has parallel surfaces.
  • the light guide layer 129 has a thickness d1.
  • the second resonance region 133b has a light guide layer 129 thickness d2.
  • the light guide layer 129 has a thickness d3.
  • d1 to d3 correspond to the distance from the semi-transmissive layer 128 to the semi-transmissive layer 131.
  • the thickness d1 can be determined by the thickness of the light guide layer 129.
  • the thickness d2 and the thickness d3 can be determined by the thickness of the light guide layer 129 and the size of the structure 127.
  • the light 135 emitted from the light emitting unit 122 is incident on the optical resonance plate 121 and propagates in the structure 127 and the light guide layer 129 along the Z-axis direction. A part of the light 135 that has entered the light guide layer 129 beyond the semi-transmissive layer 128 resonates between the semi-transmissive layer 128 and the semi-transmissive layer 131 and is emitted in the Z-axis direction.
  • the color temperature of the light 135 is preferably 3000 K or more and 12000 K or less.
  • the wavelength of light emitted in the Z-axis direction can be determined.
  • the product (optical path length) of the thickness d1 and the refractive index n of the light guide layer 129 has a wavelength ⁇ . It may be set so as to be m times 1/2 (m is an integer of 1 or more). Therefore, the thickness d1 can be obtained by Equation 1.
  • the thickness d1 is set so that light 136R having a red wavelength region is emitted from the first resonance region 133a.
  • the thickness d2 is set so that light 136G having a green wavelength region is emitted from the second resonance region 133b.
  • the thickness d2 can be obtained by replacing d1 in Equation 1 with d2.
  • the thickness d3 is set so that light 136B having a blue wavelength region is emitted from the third resonance region 133c.
  • the thickness d3 can be obtained by replacing d1 in Equation 1 with d3.
  • a part of the remaining component of the light 135 that has not been emitted from each resonance region propagates in the light guide layer 129 and is emitted from another resonance region. Further, a part of the remaining component of the light 135 is transmitted through the semi-transmissive layer 128 and returned to the light emitting unit 122, reflected in the light emitting unit 122, and incident on the optical resonance plate 121 again.
  • the optical resonance plate 121 to extract light in a specific wavelength region from the light 135, the light use efficiency is increased as compared with the case where the color filter absorbs light and generates colored light. be able to. Thus, power consumption of the display device can be reduced.
  • FIG. 3B is a cross-sectional view of the light-emitting portion 122 and the optical resonance plate 121 corresponding to the portion Y1-Y2 illustrated in FIG.
  • FIG. 5 and 6 are cross-sectional views of the optical resonance plate 121 corresponding to the portion Y1-Y2 of FIG. 2 (B1).
  • a layer 137 for forming the structure 127 is provided over the substrate 126 (see FIG. 5A).
  • a resist mask is formed over the layer 137 by a photolithography method, an inkjet method, or the like, and part of the layer 137 is selectively etched, so that the layer 138 is formed. After the formation of the layer 138, the resist mask is removed (see FIG. 5B).
  • a resist mask 139 is formed over part of the layer 138 (see FIG. 5C). A part of the layer 138 is selectively removed using the resist mask 139, so that the structure 127 having a convex portion is formed (see FIG. 5D). Thereafter, the resist mask 139 is removed.
  • the semi-transmissive layer 128 is formed over the substrate 126 and the structure 127 (see FIG. 6A).
  • a light guide layer 129 having a flat surface is provided over the semi-transmissive layer 128 (see FIG. 6B).
  • the semi-transmissive layer 131 is provided over the light guide layer 129, and the protective layer 132 is provided over the semi-transmissive layer 131 (see FIG. 6C).
  • the resist mask may be formed using a halftone mask or a graytone mask.
  • FIG. 7 is a cross-sectional view of the optical resonance plate 121 corresponding to the portion Y1-Y2 of FIG.
  • a layer 137 for forming the structure 127a is provided over the substrate 126 (see FIG. 7A).
  • a resist mask is formed over the layer 137 by a photolithography method, an inkjet method, or the like, and part of the layer 137 is selectively etched to form the structure 127a. After the structure 127a is formed, the resist mask is removed (see FIG. 7B).
  • a layer 145 for forming the structure 127b is provided over the structure 127a (see FIG. 7C). It is preferable to increase the selectivity of the layer 145 and the structure 127a by using a material having etching characteristics different from those of the structure 127a for the layer 145.
  • the structure 127a may be formed using a light-transmitting inorganic insulator such as silicon oxide, and the layer 145 may be formed using a light-transmitting metal oxide such as ITO.
  • the thicknesses of the structure 127a and the layer 145 (structure 127b) can be easily controlled.
  • a resist mask 139 is formed over part of the layer 145 (see FIG. 7D). A part of the layer 145 is selectively removed using the resist mask 139, so that the structure 127b is formed. The structure 127a and the structure 127b are stacked to form the structure 127 having a convex portion.
  • the semi-transmissive layer 128 is formed over the substrate 126 and the structure 127 (see FIG. 7E).
  • the subsequent manufacturing steps can be performed in the same manner as in Manufacturing Method Example 1.
  • the manufacturing method of the optical resonance plate 121 is not limited to the above manufacturing method.
  • the structure 127 may be removed after the structure 127 and the semi-transmissive layer 128 are formed by applying a MEMS manufacturing method. By removing the structure 127, light 135 is not absorbed by the structure 127, so that the utilization efficiency of the light 135 can be increased.
  • the liquid crystal panel 110 includes an element substrate 150 provided with a transistor 156 and a counter substrate 160.
  • an element substrate 150 includes a transistor 156 and an electrode 153 with an insulating layer 152 provided over a substrate 151.
  • the electrode 153 is electrically connected to the transistor 156.
  • An alignment film 154 is formed to cover the electrode 153.
  • the electrode 153 can function as a pixel electrode.
  • the counter substrate 160 includes a light shielding layer 162 over the substrate 161, an overcoat layer 163 over the light shielding layer 162, an electrode 164 over the overcoat layer 163, and an alignment film 165 over the electrode 164. .
  • the element substrate 150 and the counter substrate 160 are arranged so that the electrode 153 and the electrode 164 face each other, and overlap with each other with the liquid crystal layer 155 interposed therebetween.
  • a polarizing plate 171 is provided outside the element substrate 150
  • a polarizing plate 172 is provided outside the counter substrate 160.
  • the liquid crystal element 157 is formed by the electrode 153, the alignment film 154, the liquid crystal layer 155, the alignment film 165, and the electrode 164.
  • the liquid crystal panel 110 and the optical resonance plate 121 are arranged so that the sub-pixel 113R and the first resonance region 133a overlap each other.
  • the sub-pixel 113G and the first resonance region 133b are arranged so as to overlap each other.
  • the sub-pixel 113B and the first resonance region 133c are arranged so as to overlap each other.
  • the light 136G emitted from the first resonance region 133b enters the sub-pixel 113G, and is emitted to the outside from the counter substrate 160 side via the liquid crystal element 157.
  • the light 136 ⁇ / b> B emitted from the first resonance region 133 c enters the sub-pixel 113 ⁇ / b> B, and is emitted to the outside from the counter substrate 160 side through the liquid crystal element 157.
  • the liquid crystal element 157 controls the amount of light transmitted for each sub-pixel.
  • a coloring layer may be provided between the substrate 161 and the overcoat layer 163 of the counter substrate 160.
  • a colored layer 166R that transmits light in the red wavelength range is provided in the sub-pixel 113R
  • a colored layer 166G that transmits light in the green wavelength range is provided in the sub-pixel 113G
  • a blue wavelength range is provided in the sub-pixel 113B.
  • the colored layer 166B is simply referred to as “colored layer 166”.
  • the color reproducibility of the liquid crystal display device 100 can be further improved. Further, by providing the colored layer, reflection of external light can be suppressed and the visibility of the liquid crystal display device 100 can be further improved. Further, by providing the colored layer, the contrast ratio can be increased and the display quality of the liquid crystal display device 100 can be further improved.
  • a driving method of a display device including the liquid crystal element 157
  • a TN mode for example, a TN mode, an STN mode, a VA mode, an ASM (Axial Symmetrical Aligned Micro-cell) mode, an OCB (Optically Compensated Birefringence) mode, and the like.
  • FLC Fluorroelectric Liquid Crystal
  • AFLC Antiferroelectric Liquid Crystal
  • MVA mode Motion
  • PVA Powerned Vertical Alignment
  • IPS In-Place Switching
  • FFSwitching mode Such as A (Transverse Bend Alignment) mode may be used.
  • ECB Electrode Controlled Birefringence
  • PDLC Polymer Dispersed Liquid Crystal
  • PNLC Polymer Network Liquid Crystal mode
  • the present invention is not limited to this, and various liquid crystal elements and driving methods thereof can be used.
  • the liquid crystal element 157 may be formed using a liquid crystal composition including a liquid crystal exhibiting a blue phase (Blue Phase) and a chiral agent.
  • a liquid crystal display device containing a liquid crystal exhibiting a blue phase has a response speed as short as 1 msec or less and is optically isotropic, so that alignment treatment is unnecessary and viewing angle dependency is small.
  • the electrode 164 on the counter substrate 160 may not be provided.
  • FIG. 10 is a cross-sectional view when the liquid crystal display device 100 is used in the IPS mode.
  • an electrode 167 is formed on the element substrate 150.
  • a common potential (common potential) is supplied to the electrode 167.
  • the liquid crystal element 157 includes an electrode 153, an electrode 167, an alignment film 154, a liquid crystal layer 155, and an alignment film 165.
  • the alignment of liquid crystal is controlled by an electric field generated between the electrode 153 and the electrode 167 (an electric field generated in a direction transverse to the substrate surface).
  • FIG. 10 illustrates the case where the counter substrate 160 is not provided with the electrode 164, but the counter substrate 160 may be provided with the electrode 164.
  • liquid crystal element 157 a display element using MEMS (Micro Electro Mechanical Systems) may be used.
  • MEMS Micro Electro Mechanical Systems
  • DMS Digital Micro Shutter
  • full color display can be realized by configuring the pixel 114 with sub-pixels that emit red, green, and blue light.
  • the light emitted from the sub-pixel may be other than red, green, and blue, and may be yellow, cyan, magenta, and the like, for example.
  • one pixel 114 may be provided with four subpixels.
  • a subpixel 113Y that emits yellow light may be provided.
  • a sub-pixel 113W that emits white light may be provided instead of the sub-pixel 113Y.
  • the light emission luminance of the display area can be increased. Note that in the case where the subpixel 113W is provided, the semi-transmissive layer 131 in a region overlapping with the subpixel 113W may not be provided.
  • the occupied area and shape of the subpixels may be the same or different. As shown in FIG. 11B, the area of the sub-pixel 113B that emits blue light may be larger than those of the sub-pixel 113R and the sub-pixel 113G.
  • a method other than the stripe arrangement may be used.
  • a delta array, a Bayer array, a matrix array, or the like can be applied.
  • An example in the case of applying a matrix arrangement is shown in FIG.
  • An example in the case of applying the pen tile arrangement is shown in FIG.
  • FIG. 12 is a block diagram for explaining the configuration of the liquid crystal display device 100.
  • the liquid crystal display device 100 includes a display area 141, a circuit 142, and a circuit 143.
  • the circuit 142 functions as, for example, a signal line driver circuit.
  • the circuit 143 functions as, for example, a scanning line driver circuit.
  • the liquid crystal display device 100 is arranged substantially in parallel with each other and m scanning lines 3135 whose potentials are controlled by the circuit 143, and each of the liquid crystal display devices 100 is arranged substantially in parallel, and the circuit 142 supplies the potential.
  • the display area 141 has a plurality of sub-pixels 113 arranged in a matrix of m rows and n columns. Note that m and n are both natural numbers of 2 or more.
  • each scanning line 3135 is electrically connected to n subpixels 113 arranged in any row among the subpixels 113.
  • Each signal line 3136 is electrically connected to m subpixels 113 arranged in any column among the subpixels 113.
  • a circuit 143a may be provided at a position facing the circuit 143 with the display region 141 interposed therebetween.
  • a circuit 142a may be provided at a position facing the circuit 142 with the display region 141 interposed therebetween.
  • 13A and 13B illustrate an example in which the circuit 143a is connected to the scan line 3135 in the same manner as the circuit 143.
  • the present invention is not limited to this.
  • the circuit 143 and the circuit 143a connected to the scanning line 3135 may be changed every several rows.
  • FIG. 13B illustrates an example in which the circuit 142 a is connected to the signal line 3136 similarly to the circuit 142.
  • the present invention is not limited to this.
  • the circuit 142 and the circuit 142a connected to the signal line 3136 may be changed every several rows.
  • the circuit 142, the circuit 142a, the circuit 143, and the circuit 143a may have a function other than driving the subpixel 113.
  • the subpixel 113 includes a pixel circuit and a display element.
  • the pixel circuit 3137 is a circuit for driving a display element.
  • the transistor included in the driver circuit can be formed at the same time as the transistor included in the pixel circuit 3137.
  • part or all of the driver circuit may be formed over another substrate and electrically connected to the liquid crystal display device 100.
  • part or all of the driver circuit may be formed using a single crystal substrate and electrically connected to the liquid crystal display device 100.
  • FIG. 14A1 illustrates an example of a circuit configuration that can be used for the sub-pixel 113 of the liquid crystal display device 100.
  • a pixel circuit 3137 illustrated in FIG. 14A1 includes a transistor 156 and a capacitor 158.
  • the pixel circuit 3137 is electrically connected to a liquid crystal element 157 that can function as a display element.
  • One potential of the pair of electrodes of the liquid crystal element 157 is appropriately set in accordance with the specification of the pixel circuit 3137.
  • the alignment state of the liquid crystal included in the liquid crystal element 157 is set by data written to the node 3436. Note that a common potential (common potential) may be applied to one of the pair of electrodes of the liquid crystal element 157.
  • the other of the pair of electrodes of the liquid crystal element 157 is electrically connected to the node 3436.
  • one of the source electrode and the drain electrode of the transistor 156 is electrically connected to the signal line DL_n, and the other is electrically connected to the node 3436.
  • a gate electrode of the transistor 156 is electrically connected to the scan line GL_m.
  • the transistor 156 has a function of controlling writing of a data signal to the node 3436.
  • One of the pair of electrodes of the capacitor 158 is electrically connected to a wiring to which a specific potential is supplied (hereinafter also referred to as “capacitance line CL”), and the other is electrically connected to a node 3436. .
  • the other of the pair of electrodes of the liquid crystal element 157 is electrically connected to the node 3436. Note that the value of the potential of the capacitor line CL is set as appropriate in accordance with the specifications of the pixel circuit 3137.
  • the capacitor 158 functions as a storage capacitor that stores data written to the node 3436.
  • the pixel circuit 3137 in each row is sequentially selected by the circuit 143, the transistor 156 is turned on, and a data signal is written to the node 3436.
  • the data signal written to the node 3436 is held with the transistor 156 turned off.
  • the amount of light transmitted through the liquid crystal element 157 is determined in accordance with the data signal written to the node 3436. By sequentially performing this for each row, an image can be displayed in the display area 141.
  • a transistor 156a including a back gate electrode may be used instead of the transistor 156. Note that the back gate electrode will be described in detail in another embodiment.
  • FIG. 14C is a top view illustrating a layout example of the pixel circuit 3137 illustrated in FIG.
  • FIG. 14C is a layout example in the case where the liquid crystal element is operated in the IPS mode.
  • FIG. 14C illustrates a layout example in the case where the node 3437 is electrically connected to the capacitor line CL.
  • a pixel circuit 3137 illustrated in FIG. 14B1 is different from the pixel circuit 3137 illustrated in FIG. 14A1 in that the pixel circuit 3137 includes a liquid crystal element 157a and a liquid crystal element 157b connected in parallel instead of the liquid crystal element 157.
  • the pixel circuit 3137 includes a liquid crystal element 157a and a liquid crystal element 157b connected in parallel instead of the liquid crystal element 157.
  • one electrode of the liquid crystal element 157a is electrically connected to the node 3437, and the other electrode (electrode E1) is electrically connected to the node 3436.
  • one electrode (electrode E2) of the liquid crystal element 157b is electrically connected to the node 3436, and the other electrode is electrically connected to the node 3437.
  • the polarity of a voltage applied to the liquid crystal element is switched every frame.
  • the movement of the liquid crystal element may vary depending on the polarity of the voltage applied to the liquid crystal element.
  • a flicker phenomenon that is one of display defects may occur due to the difference.
  • the frame rate is slow, the flicker phenomenon is likely to occur, and the display quality is likely to deteriorate.
  • the structure in which the liquid crystal element 157a and the liquid crystal element 157b are connected in parallel can cancel the difference and make the flicker phenomenon difficult to occur. Therefore, the display quality of the display device can be improved.
  • a transistor 156a including a back gate electrode may be used instead of the transistor 156.
  • the subpixel 113 includes, for example, at least one transistor 156 and one capacitor element 158 on the element substrate 150.
  • the transistor 156 and the capacitor 158 are formed over the insulating layer 152.
  • FIG. 15A illustrates an example of a cross-sectional structure of part of the element substrate 150 including the transistor 156 and the capacitor 158.
  • a transistor 156 illustrated in FIG. 15A is a channel-etched transistor which is a kind of bottom-gate transistor.
  • an insulating layer 152 is formed over a substrate 151, and an electrode 201 and an electrode 211 are formed over the insulating layer 152.
  • An insulating layer 202 is formed over the electrode 201 and the electrode 211, and a semiconductor layer 203 is formed over the insulating layer 202.
  • An electrode 204 and an electrode 205 are provided in contact with part of the semiconductor layer 203. Part of the electrode 205 overlaps with the electrode 211 with the insulating layer 202 interposed therebetween, so that the capacitor 158 is formed.
  • An insulating layer 206 is formed so as to cover the electrodes 204 and 205, an insulating layer 207 is formed over the insulating layer 206, and an insulating layer 208 is formed over the insulating layer 207.
  • An electrode 153 is formed over the insulating layer 208. The electrode 153 is electrically connected to the electrode 205 through an opening provided in the insulating layer 208, the insulating layer 207, and the insulating layer 206.
  • An alignment film 154 is formed on the electrode 153.
  • the electrode 201 can function as a gate electrode.
  • the electrode 204 can function as one of a source electrode and a drain electrode.
  • the electrode 205 can function as the other of the source electrode and the drain electrode.
  • the electrode 211 can function as one electrode of the capacitor 158.
  • the electrode 205 can function as the other electrode of the capacitor 158.
  • the electrode 201 and the electrode 211 can be formed through the same manufacturing process.
  • the electrode 204 and the electrode 205 can be formed through the same manufacturing process.
  • the substrate 151 there is no particular limitation on the material used for the substrate 151, but it is necessary that the substrate 151 have at least light-transmitting properties and heat resistance to withstand heat treatment.
  • a glass substrate such as barium borosilicate glass or alumino borosilicate glass, a ceramic substrate, a quartz substrate, a sapphire substrate, or the like can be used.
  • a flexible substrate flexible substrate
  • a bonded film a base film
  • materials such as a flexible substrate, a laminated film, and a base film
  • PET polyethylene terephthalate
  • PEN polyethylene naphthalate
  • PES polyethersulfone
  • PTFE polytetrafluoroethylene
  • Polyester polyvinyl fluoride, polyvinyl chloride, polyolefin, polyamide (such as nylon and aramid), polyimide, polycarbonate, aramid, epoxy resin, acrylic resin, and the like can be used.
  • the flexible substrate used for the substrate 151 is preferably as the linear expansion coefficient is lower because deformation due to the environment is suppressed.
  • a material having a linear expansion coefficient of 1 ⁇ 10 ⁇ 3 / K or less, 5 ⁇ 10 ⁇ 5 / K or less, or 1 ⁇ 10 ⁇ 5 / K or less may be used.
  • aramid since aramid has a low coefficient of linear expansion, it is suitable as a flexible substrate.
  • the insulating layer 152, the insulating layer 202, the insulating layer 206, the insulating layer 207, and the insulating layer 208 include aluminum nitride, aluminum oxide, aluminum nitride oxide, aluminum oxynitride, magnesium oxide, silicon nitride, silicon oxide, silicon nitride oxide, and oxide
  • a material selected from silicon nitride, gallium oxide, germanium oxide, yttrium oxide, zirconium oxide, lanthanum oxide, neodymium oxide, hafnium oxide, tantalum oxide, aluminum silicate, or the like is used as a single layer or a stacked layer.
  • a material obtained by mixing a plurality of materials among oxide materials, nitride materials, oxynitride materials, and nitride oxide materials may be used.
  • a nitrided oxide refers to a compound having a higher nitrogen content than oxygen.
  • oxynitride refers to a compound having a higher oxygen content than nitrogen.
  • content of each element can be measured using Rutherford backscattering method (RBS: Rutherford Backscattering Spectrometry) etc., for example.
  • the insulating layer 152 and the insulating layer 207 are preferably formed using an insulating material which does not easily transmit impurities.
  • an insulating material including boron, carbon, nitrogen, oxygen, fluorine, magnesium, aluminum, silicon, phosphorus, chlorine, argon, gallium, germanium, yttrium, zirconium, lanthanum, neodymium, hafnium or tantalum, in a single layer, or What is necessary is just to use it by lamination
  • the insulating layer 152 or the insulating layer 207 may be formed using indium tin zinc oxide (In—Sn—Zn oxide) with high insulating properties or the like.
  • the insulating layer 152, the insulating layer 202, the insulating layer 206, the insulating layer 207, and the insulating layer 208 a plurality of insulating layers formed using these materials may be stacked.
  • the formation method of the insulating layer 152, the insulating layer 202, the insulating layer 206, the insulating layer 207, and the insulating layer 208 is not particularly limited, and a sputtering method, a CVD (Chemical Vapor Deposition) method, an MBE (Molecular Beam Epitaxy) method, or a PLD (PLD) method is used.
  • Various forming methods such as a pulsed laser deposition (ALD) method, an ALD (Atomic Layer Deposition) method, and a spin coating method can be used.
  • an aluminum oxide film is formed using a thermal CVD method
  • two types of gases a source gas obtained by vaporizing a liquid (TMA or the like) containing a solvent and an aluminum precursor compound, and H 2 O as an oxidizing agent are used.
  • TMA vaporizing a liquid
  • H 2 O as an oxidizing agent
  • Use gas a source gas obtained by vaporizing a liquid (TMA or the like) containing a solvent and an aluminum precursor compound
  • H 2 O as an oxidizing agent
  • Use gas is used.
  • trimethylaluminum is Al (CH 3 ) 3
  • Other material liquids include tris (dimethylamido) aluminum, triisobutylaluminum, aluminum tris (2,2,6,6-tetramethyl-3,5-heptanedionate) and the like.
  • the hydrogen concentration in the insulating layer 202 and the insulating layer 206 in contact with the semiconductor layer 203 is preferably reduced.
  • the hydrogen concentration in the insulating layer is 2 ⁇ 10 20 atoms / cm 3 or less, preferably 5 ⁇ 10 19 atoms / cm 3 or less, more preferably 1 ⁇ 10 19 atoms / cm 3 or less in SIMS. More preferably, it is 5 ⁇ 10 18 atoms / cm 3 or less.
  • the nitrogen concentration in the insulating layer 202 and the insulating layer 206 in contact with the semiconductor layer 203 is preferably reduced.
  • the nitrogen concentration in the insulating layer is less than 5 ⁇ 10 19 atoms / cm 3 , preferably 5 ⁇ 10 18 atoms / cm 3 or less, more preferably 1 ⁇ 10 18 atoms / cm 3 or less in SIMS. More preferably, it is 5 ⁇ 10 17 atoms / cm 3 or less.
  • concentration measured by SIMS analysis may include a variation of plus or minus 40%.
  • the insulating layer is preferably formed using an insulating layer from which oxygen is released by heating (also referred to as an “insulating layer containing excess oxygen”).
  • the insulating layer 202 and the insulating layer 206 in contact with the semiconductor layer 203 are preferably insulating layers containing excess oxygen.
  • the amount of released oxygen converted to oxygen atoms is 1.0 ⁇ 10
  • An insulating layer that is 18 atoms / cm 3 or more, or 3.0 ⁇ 10 20 atoms / cm 3 or more is preferable.
  • the insulating layer containing excess oxygen can also be formed by performing treatment for adding oxygen to the insulating layer.
  • the treatment for adding oxygen can be performed using heat treatment in an oxygen atmosphere, an ion implantation apparatus, an ion doping apparatus, or a plasma treatment apparatus.
  • a gas for adding oxygen oxygen gas such as 16 O 2 or 18 O 2 , nitrous oxide gas, ozone gas, or the like can be used. Note that in this specification, treatment for adding oxygen is also referred to as “oxygen doping treatment”.
  • oxygen can be introduced into the formation layer.
  • the capacitive element has a configuration in which a dielectric is sandwiched between two opposing electrodes.
  • the thinner the dielectric the shorter the distance between the two opposing electrodes, the more the dielectric
  • the capacitance value increases.
  • the dielectric is thinned in order to increase the capacitance value of the capacitor, the current that flows unintentionally between the two electrodes (hereinafter also referred to as “leakage current”) increases due to the tunnel effect or the like.
  • the withstand voltage of the capacitive element is likely to decrease.
  • a portion where the gate electrode, the gate insulating layer, and the semiconductor layer of the transistor overlap functions as a capacitor (hereinafter also referred to as “gate capacitor”).
  • a capacitor hereinafter also referred to as “gate capacitor”.
  • the gate electrode and the channel formation region function as two electrodes of the capacitor.
  • the gate insulating layer functions as a dielectric of the capacitor.
  • hafnium silicate HfSi x O y (x> 0, y> 0)
  • hafnium silicate added with nitrogen HfSi x O y N z (x> 0, y> 0, z>) 0
  • high-k materials such as hafnium aluminate to which nitrogen is added (HfAl x O y N z (x> 0, y> 0, z> 0)), hafnium oxide, or yttrium oxide
  • the insulating layer 202 when a high-k material having a high dielectric constant is used for the insulating layer 202, a capacitance value equivalent to that obtained when silicon oxide is used for the insulating layer 202 can be realized even when the insulating layer 202 is thick. Leakage current generated between the semiconductor layers 203 can be reduced. In addition, leakage current generated between a wiring formed using the same layer as the electrode 201 and another wiring overlapping with the wiring through the insulating layer 202 can be reduced. Note that the insulating layer 202 may have a stacked structure of a high-k material and another insulating material.
  • the insulating layer 208 is an insulating layer having a flat surface.
  • a heat-resistant organic material such as polyimide, acrylic resin, benzocyclobutene resin, polyamide, or epoxy resin can be used.
  • a low dielectric constant material low-k material
  • a siloxane resin PSG (phosphorus glass), BPSG (phosphorus boron glass), or the like can be used. Note that a plurality of insulating layers formed using these materials may be stacked.
  • siloxane-based resin corresponds to a resin including a Si—O—Si bond formed using a siloxane-based material as a starting material.
  • Siloxane resins may use organic groups (for example, alkyl groups and aryl groups) and fluoro groups as substituents.
  • the organic group may have a fluoro group.
  • the formation method of the insulating layer 208 is not particularly limited, and depending on the material, a sputtering method, an SOG method, spin coating, dipping, spray coating, a droplet discharge method (such as an ink jet method), or a printing method (screen printing or offset). Etc.) may be used.
  • a CMP process may be performed on the sample surface.
  • unevenness on the surface of the sample can be reduced, and the coverage of the insulating layer and the conductive layer to be formed thereafter can be improved.
  • ⁇ Semiconductor layer> As the semiconductor layer 203, a single crystal semiconductor, a polycrystalline semiconductor, a microcrystalline semiconductor, an amorphous semiconductor, or the like can be used.
  • the semiconductor material for example, silicon or germanium can be used.
  • a compound semiconductor such as silicon germanium, silicon carbide, gallium arsenide, an oxide semiconductor, or a nitride semiconductor, an organic semiconductor, or the like can be used.
  • a low-molecular organic material having an aromatic ring, a ⁇ -electron conjugated conductive polymer, or the like can be used.
  • a low-molecular organic material having an aromatic ring, a ⁇ -electron conjugated conductive polymer, or the like can be used.
  • rubrene, tetracene, pentacene, perylene diimide, tetracyanoquinodimethane, polythiophene, polyacetylene, polyparaphenylene vinylene, and the like can be used.
  • the band gap of the oxide semiconductor is 2 eV or more
  • the off-current per channel width of 1 ⁇ m can be less than 1 ⁇ 10 ⁇ 20 A, less than 1 ⁇ 10 ⁇ 22 A, or less than 1 ⁇ 10 ⁇ 24 A at room temperature.
  • a transistor with low power consumption can be provided.
  • a display device or a semiconductor device with low power consumption can be provided.
  • a transistor using an oxide semiconductor layer for a semiconductor layer in which a channel is formed (also referred to as an “OS transistor”) has high withstand voltage between a source and a drain.
  • OS transistor oxide semiconductor layer for a semiconductor layer in which a channel is formed
  • a highly reliable transistor can be provided.
  • a display device or a semiconductor device with high reliability can be provided.
  • an oxide semiconductor is used for the semiconductor layer 203 .
  • the oxide semiconductor used for the semiconductor layer 203 for example, an oxide semiconductor containing indium (In) is preferably used.
  • the oxide semiconductor contains indium, the carrier mobility (electron mobility) increases.
  • the oxide semiconductor preferably contains the element M.
  • the element M is preferably aluminum, gallium, yttrium or tin.
  • Other elements applicable to the element M include boron, silicon, titanium, iron, nickel, germanium, zirconium, molybdenum, lanthanum, cerium, neodymium, hafnium, tantalum, tungsten, and magnesium.
  • the element M may be a combination of a plurality of the aforementioned elements.
  • the element M is an element having a high binding energy with oxygen, for example.
  • the element M is an element having a function of increasing the energy gap of the oxide semiconductor, for example.
  • the oxide semiconductor preferably contains zinc. An oxide semiconductor may be easily crystallized when it contains zinc.
  • the oxide semiconductor used for the semiconductor layer 203 is not limited to an oxide containing indium.
  • the oxide semiconductor may be an oxide containing zinc, an oxide containing zinc, an oxide semiconductor containing tin, or the like, which does not contain indium, such as zinc tin oxide, gallium tin oxide, and gallium oxide. Absent.
  • the oxide semiconductor used for the semiconductor layer 203 for example, an oxide semiconductor with a wide energy gap is used.
  • the energy gap of the oxide semiconductor used for the semiconductor layer 203 is, for example, 2.5 eV to 4.2 eV, preferably 2.8 eV to 3.8 eV, and more preferably 3 eV to 3.5 eV.
  • An oxide semiconductor includes a sputtering method, a CVD (Chemical Vapor Deposition) method (including a MOCVD (Metal Organic Chemical Deposition) method, an ALD (Atomic Layer Deposition) method, a thermal CVD method, and a PECVD (Dephemation Method).
  • the film formation may be performed using an MBE (Molecular Beam Epitaxy) method or a PLD (Pulsed Laser Deposition) method.
  • MBE Molecular Beam Epitaxy
  • PLD Pulsed Laser Deposition
  • a high-quality film can be obtained at a relatively low temperature.
  • a film formation method that does not use plasma at the time of film formation such as an MOCVD method, an ALD method, or a thermal CVD method, a film on which a surface is formed is hardly damaged and a film with few defects is obtained.
  • the CVD method and the ALD method are film forming methods in which a film is formed by a reaction on the surface of an object to be processed, unlike a film forming method in which particles emitted from a target or the like are deposited. Therefore, it is a film forming method that is not easily affected by the shape of the object to be processed and has good step coverage.
  • the ALD method has excellent step coverage and excellent thickness uniformity, and thus is suitable for covering the surface of an opening having a high aspect ratio.
  • the ALD method since the ALD method has a relatively low film formation rate, it may be preferable to use it in combination with another film formation method such as a CVD method with a high film formation rate.
  • the composition of the obtained film can be controlled by the flow rate ratio of the source gases.
  • a film having an arbitrary composition can be formed depending on the flow rate ratio of the source gases.
  • a film whose composition is continuously changed can be formed by changing the flow rate ratio of the source gas while forming the film.
  • trimethylindium (In (CH 3 ) 3 ), trimethylgallium (Ga (CH 3 ) 3 ), and Dimethyl zinc (Zn (CH 3 ) 2 ) is used.
  • the invention is not limited to these combinations, triethyl gallium instead of trimethylgallium (Ga (C 2 H 5) 3) can also be used, diethylzinc in place of dimethylzinc (Zn (C 2 H 5) 2) Can also be used.
  • an InO 2 layer is formed by sequentially introducing In (CH 3 ) 3 gas and O 3 gas repeatedly. Thereafter, Ga (CH 3 ) 3 gas and O 3 gas are sequentially introduced repeatedly to form a GaO layer, and then Zn (CH 3 ) 2 gas and O 3 gas are successively introduced to form a ZnO layer. .
  • a mixed compound layer such as an InGaO 2 layer, an InZnO 2 layer, a GaInO layer, a ZnInO layer, or a GaZnO layer may be formed using these gases.
  • O 3 may be used the H 2 O gas was bubbled water with an inert gas such as Ar in place of the gas, but better to use an O 3 gas containing no H are preferred.
  • In (C 2 H 5 ) 3 gas or tris (acetylacetonato) indium may be used instead of In (CH 3 ) 3 gas. Tris (acetylacetonato) indium is also called In (acac) 3 .
  • Ga (C 2 H 5 ) 3 gas or tris (acetylacetonato) gallium may be used instead of Ga (CH 3 ) 3 gas. Tris (acetylacetonato) gallium is also called Ga (acac) 3 .
  • Zn (CH 3 ) 2 gas or zinc acetate may be used. It is not limited to these gas types.
  • a target containing indium is preferably used to reduce the number of particles. Further, when an oxide target having a high atomic ratio of the element M is used, the conductivity of the target may be lowered. When an oxide target with a high atomic ratio of indium is used, the conductivity of the target can be increased and DC discharge and AC discharge can be easily performed, so that it is easy to deal with a large-area substrate. Therefore, the productivity of the semiconductor device can be increased.
  • the target atomic ratio is such that In: M: Zn is 3: 1: 1, 3: 1: 2, 3: 1: 4, or 1: 1. It may be 0.5, 1: 1: 1, 1: 1: 2, 1: 4: 4, 4: 2: 4.1, or the like.
  • the oxide semiconductor layer when the oxide semiconductor layer is formed by a sputtering method, an oxide semiconductor layer having an atomic ratio that deviates from the atomic ratio of the target may be formed.
  • the atomic number ratio of the formed film may be smaller than the atomic ratio of the target.
  • the atomic ratio of zinc contained in the target may be 40 atomic% or more and 90 atomic% or less.
  • a layer is preferred.
  • an oxide semiconductor layer in which at least a channel formation region in the semiconductor layer 203 can be regarded as intrinsic or substantially intrinsic is preferably used.
  • CAAC-OS C Axis Crystalline Oxide Semiconductor
  • a region that is not a CAAC is preferably less than 20% of the entire oxide semiconductor layer.
  • the CAAC-OS has a dielectric anisotropy. Specifically, the CAAC-OS has a higher dielectric constant in the c-axis direction than that in the a-axis direction and the b-axis direction.
  • a transistor in which a CAAC-OS is used for a semiconductor layer in which a channel is formed and a gate electrode is arranged in the c-axis direction has a large dielectric constant in the c-axis direction, so that an electric field generated from the gate electrode easily reaches the entire CAAC-OS. . Therefore, the subthreshold swing value (S value) can be reduced. Further, in a transistor in which a CAAC-OS is used for a semiconductor layer, an increase in S value due to miniaturization hardly occurs.
  • the CAAC-OS has a small dielectric constant in the a-axis direction and the b-axis direction, the influence of an electric field generated between the source and the drain is reduced. Therefore, a channel length modulation effect, a short channel effect, and the like are hardly generated, and the reliability of the transistor can be improved.
  • the channel length modulation effect refers to a phenomenon in which when the drain voltage is higher than the threshold voltage, the depletion layer spreads from the drain side, and the effective channel length is shortened.
  • the short channel effect refers to a phenomenon in which deterioration of electrical characteristics such as a decrease in threshold voltage occurs due to a short channel length. The finer the transistor, the easier it is for electrical characteristics to deteriorate due to these phenomena.
  • oxygen doping treatment may be performed. Further, heat treatment is preferably performed in order to further reduce impurities such as moisture or hydrogen contained in the oxide semiconductor layer so that the oxide semiconductor layer is highly purified.
  • the oxide semiconductor layer is subjected to heat treatment in an atmosphere of 20 ppm ( ⁇ 55 ° C. in terms of dew point) or less, preferably 1 ppm or less, preferably 10 ppb or less.
  • the oxidizing gas atmosphere refers to an atmosphere containing 10 ppm or more of an oxidizing gas such as oxygen, ozone, or oxygen nitride.
  • the inert gas atmosphere refers to an atmosphere in which the aforementioned oxidizing gas is less than 10 ppm and is filled with nitrogen or a rare gas.
  • oxygen contained in the insulating layer 202 can be diffused into the oxide semiconductor layer simultaneously with the release of impurities, so that oxygen vacancies contained in the oxide semiconductor layer can be reduced.
  • heat treatment may be performed in an atmosphere containing an oxidizing gas at 10 ppm or more, 1% or more, or 10% or more in order to supplement the desorbed oxygen. Note that heat treatment may be performed at any time after the oxide semiconductor layer is formed.
  • a heating device used for the heat treatment there is no particular limitation on a heating device used for the heat treatment, and a device for heating an object to be processed by heat conduction or heat radiation from a heating element such as a resistance heating element may be used.
  • a heating element such as a resistance heating element
  • an RTA (Rapid Thermal Annial) apparatus such as an electric furnace, an LRTA (Lamp Rapid Thermal Anneal) apparatus, or a GRTA (Gas Rapid Thermal Anneal) apparatus
  • the LRTA apparatus is an apparatus that heats an object to be processed by radiation of light (electromagnetic waves) emitted from a lamp such as a halogen lamp, a metal halide lamp, a xenon arc lamp, a carbon arc lamp, a high pressure sodium lamp, or a high pressure mercury lamp.
  • the GRTA apparatus is an apparatus that performs heat treatment using a high-temperature gas.
  • the heat treatment may be performed at 250 ° C to 650 ° C, preferably 300 ° C to 500 ° C.
  • the processing time is within 24 hours. Heat treatment for more than 24 hours is not preferable because it causes a decrease in productivity.
  • the conductive material for forming the electrode 201, the electrode 211, the electrode 204, and the electrode 205 includes aluminum, chromium, copper, silver, gold, platinum, tantalum, nickel, titanium, molybdenum, tungsten, hafnium, vanadium, niobium,
  • a material containing one or more metal elements selected from manganese, magnesium, zirconium, beryllium and the like can be used.
  • a semiconductor with high electrical conductivity typified by polycrystalline silicon containing an impurity element such as phosphorus, or silicide such as nickel silicide may be used.
  • a plurality of conductive layers formed using these materials may be stacked.
  • indium tin oxide ITO
  • indium oxide containing tungsten oxide ITO
  • indium zinc oxide containing tungsten oxide ITO
  • a conductive material can also be applied.
  • a stacked structure in which the above-described material containing a metal element and a conductive material containing oxygen are combined can be employed.
  • a stacked structure in which the above-described material containing a metal element and a conductive material containing nitrogen are combined can be used.
  • a stacked structure in which the above-described material containing a metal element, a conductive material containing oxygen, and a conductive material containing nitrogen can be combined.
  • the formation method of the conductive material is not particularly limited, and various formation methods such as an evaporation method, a CVD method, and a sputtering method can be used.
  • the electrode 153 is formed using a light-transmitting conductive material such as ITO or indium zinc oxide. Note that the electrode 164 formed over the counter electrode is also formed using a light-transmitting conductive material, similarly to the electrode 153.
  • the alignment film 154 and the alignment film 165 can be formed using an organic resin such as polyimide or polyvinyl alcohol, and the surface thereof is subjected to an alignment process such as rubbing for aligning liquid crystal molecules in a certain direction. ing.
  • the rubbing can be performed by rotating a roller wrapped with a cloth such as nylon so as to contact the alignment film 154 and rubbing the surface of the alignment film in a certain direction.
  • the rubbing can be performed by rotating a roller wound with a cloth such as nylon so as to contact the alignment film 165 and rubbing the surface of the alignment film in a certain direction.
  • the alignment film 154 and the alignment film 165 can be formed using a photo-alignment technique or the like without performing rubbing. Note that it is also possible to directly form an alignment film having alignment characteristics by an evaporation method using an inorganic material such as silicon oxide without performing an alignment treatment.
  • FIG. 15B shows a cross-sectional structure example different from the cross-sectional structure example 1.
  • a cross-sectional structure example 2 shown in FIG. 15B is different from the cross-sectional structure example 1 in the structure of the capacitor 158.
  • the electrode 213 formed through the same process as the semiconductor layer 203 is used as the other electrode of the capacitor 158.
  • the conductivity is increased by adding an impurity.
  • an oxide semiconductor is used for the semiconductor layer 203 and the electrode 213, first, part of the insulating layer 206 in a region overlapping with the electrode 213 is removed, so that the surface of the electrode 213 is exposed. Next, an insulating layer containing hydrogen is brought into contact with the surface of the electrode 213 as the insulating layer 207 to diffuse hydrogen into the electrode 213. In this way, the conductivity of the electrode 213 can be increased.
  • FIG. 15C illustrates a cross-sectional structure example different from the cross-sectional structure example 1 and the cross-sectional structure example 2.
  • the cross-sectional structure example 3 illustrated in FIG. 15C is different from the cross-sectional structure example 1 and the cross-sectional structure example 2 in the structure of the transistor 156 and the capacitor 158.
  • a transistor 156 illustrated in FIG. 15C includes the electrode 209 over the insulating layer 207.
  • the electrode 209 can be formed using a material and a method similar to those of other electrodes.
  • the electrode 209 can function as a back gate. The back gate will be described in detail later.
  • the electrode 211 and the electrode 219 are used without providing the electrode 211.
  • the electrode 213 can be formed in the same manner as the cross-sectional structure example 3.
  • the electrode 219 can be formed through the same process as the electrode 209.
  • FIGS. 16A, 16B, 17A, and 17B are cross-sectional views of the portion N1-N2 shown in FIG.
  • FIG. 16A shows a configuration example in the case of using in a so-called vertical electric field mode such as a TN mode or a VA mode.
  • a sealant 4005 is provided so as to surround the display region 141, the circuit 142, and the circuit 143 (not shown) provided over the substrate 151.
  • the substrate 151, the display region 141, the circuit 142, the circuit 143 (not shown), and the sealant 4005 are sealed with the substrate 161.
  • a driver circuit such as the circuit 142 is formed using the transistor 4011 having the same structure as the transistor 156; however, the driver circuit is formed using a single crystal semiconductor or a polycrystalline semiconductor. May be used.
  • Various signals and potentials supplied to the driver circuit and the display area 141 are supplied via the FPC 111.
  • connection method of a separately formed drive circuit is not particularly limited, and wire bonding, COG (Chip On Glass), TCP (Tape Carrier Package), COF (Chip On Film), or the like can be used.
  • the display device illustrated in FIG. 16A includes an electrode 4015, and the electrode 4015 is electrically connected to the FPC 111 through an anisotropic conductive layer 4019.
  • the electrode 4015 is electrically connected to the wiring 4014 in an opening formed in the insulating layer 208, the insulating layer 207, and the insulating layer 206.
  • the electrode 4015 is formed using the same conductive layer as the electrode 153, and the wiring 4014 is formed using the same conductive layer as the source electrode and the drain electrode of the transistor 156.
  • the display region 141 and the peripheral circuit each include a plurality of transistors.
  • FIG. 16A illustrates a transistor 156 included in the display region 141 and a transistor 4011 included in the circuit 142.
  • the insulating layer 208, the insulating layer 207, and the insulating layer 206 are provided over the transistor 156 and the transistor 4011.
  • the display device illustrated in FIG. 16A includes a capacitor 158.
  • the capacitor 158 includes a region where the electrode 211 overlaps with part of one of the source electrode and the drain electrode of the transistor 156 with the insulating layer 202 interposed therebetween.
  • the electrode 211 is formed using the same conductive layer as the gate electrode of the transistor 156.
  • the capacitance of the capacitor provided in the display region is set so that charges can be held in a predetermined period in consideration of a leakage current of a transistor arranged in the display region.
  • the capacity of the capacitor may be set in consideration of the off-state current of the transistor.
  • the capacitance of the capacitor can be reduced to 1/3 or less, more preferably 1/5 or less of the liquid crystal capacitance.
  • the formation of the capacitor can be omitted.
  • FIG. 16A illustrates an example of a liquid crystal display device using a liquid crystal element as a display element.
  • a liquid crystal element 157 which is a display element includes an electrode 153, an electrode 164, and a liquid crystal layer 155.
  • an insulating layer 154 and an insulating layer 165 which function as alignment films are provided so as to sandwich the liquid crystal layer 155.
  • the electrode 164 is provided on the substrate 161 side, and the electrode 153 and the electrode 164 overlap with each other with the liquid crystal layer 155 interposed therebetween.
  • the spacer 4035 is a columnar spacer obtained by selectively etching the insulating layer, and is provided to control the distance (cell gap) between the electrode 153 and the electrode 164. Note that a spacer 4035 may be a spherical spacer.
  • a method called multi-domain or multi-domain design in which one subpixel 113 is divided into several regions and the liquid crystal is aligned in different directions can be used.
  • the specific resistance of the liquid crystal material is 1 ⁇ 10 9 ⁇ ⁇ cm or more, preferably 1 ⁇ 10 11 ⁇ ⁇ cm or more, and more preferably 1 ⁇ 10 12 ⁇ ⁇ cm or more.
  • the value of the specific resistance in this specification shall be the value measured at 20 degreeC.
  • the OS transistor can reduce a current value in an off state (off-state current value). Therefore, when an OS transistor is used as the transistor 156, the holding time of an electric signal such as an image signal can be extended. Therefore, since the frequency of the refresh operation can be reduced, there is an effect of suppressing power consumption.
  • the liquid crystal panel 110 may be appropriately provided with an optical member (an optical substrate or an optical film) such as a polarizing member, a retardation member, or an antireflection member.
  • an optical member an optical substrate or an optical film
  • a polarizing member such as a polarizing member, a retardation member, or an antireflection member.
  • a circularly polarizing plate that combines a polarizing substrate and a retardation substrate may be used.
  • a light-blocking layer 162, a coloring layer 166, an overcoat layer 163, and the like may be provided on the substrate 161 side.
  • the light-blocking layer 162 is preferably provided so as to overlap with the transistor.
  • the light-blocking layer 162 By providing the light-blocking layer 162 so as to overlap with the transistor, light can be prevented from entering the semiconductor layer of the transistor. Therefore, light deterioration of the semiconductor layer can be prevented and deterioration of electric characteristics of the transistor can be prevented.
  • FIG. 16B illustrates an example in which the light-blocking layer 162 is provided over the transistor 156 and the transistor 4011.
  • FIG. 17A shows a configuration example in the case of using in a so-called lateral electric field mode.
  • FIG. 17A shows a configuration example when the liquid crystal panel 110 is operated in the FFS mode.
  • an electrode 164 is provided over the insulating layer 208, and a comb-like electrode 153 is provided over the electrode 164 with an insulating layer 159 provided therebetween.
  • the formation of the capacitor 158 can be omitted.
  • a light-blocking layer 162, a coloring layer 166, an overcoat layer 163, and the like may be provided on the substrate 161 side.
  • An oxide semiconductor is classified into a single crystal oxide semiconductor and a non-single-crystal oxide semiconductor.
  • a CAAC-OS C Axis Crystalline Oxide Semiconductor
  • a polycrystalline oxide semiconductor an nc-OS (Nanocrystalline Semiconductor)
  • a pseudo-amorphous oxide semiconductor a-liquid oxide OS like Oxide Semiconductor
  • amorphous oxide semiconductor a-liquid oxide OS
  • oxide semiconductors are classified into amorphous oxide semiconductors and other crystalline oxide semiconductors.
  • a crystalline oxide semiconductor include a single crystal oxide semiconductor, a CAAC-OS, a polycrystalline oxide semiconductor, and an nc-OS.
  • the amorphous structure As the definition of the amorphous structure, it is generally known that it is not fixed in a metastable state, isotropic and does not have a heterogeneous structure, and the like. Moreover, it can be paraphrased as a structure having a flexible bond angle and short-range order, but not long-range order.
  • an oxide semiconductor that is essentially stable it cannot be called a complete amorphous oxide semiconductor.
  • an oxide semiconductor that is not isotropic eg, has a periodic structure in a minute region
  • a completely amorphous oxide semiconductor e.g., an oxide semiconductor that is not isotropic
  • an a-like OS has a periodic structure in a minute region, it has a void (also referred to as a void) and is an unstable structure. Therefore, it can be said that it is close to an amorphous oxide semiconductor in terms of physical properties.
  • CAAC-OS First, the CAAC-OS will be described.
  • the CAAC-OS is one of oxide semiconductors having a plurality of c-axis aligned crystal parts (also referred to as pellets).
  • a plurality of pellets can be confirmed by observing a combined analysis image (also referred to as a high-resolution TEM image) of a CAAC-OS bright field image and a diffraction pattern with a transmission electron microscope (TEM: Transmission Electron Microscope). .
  • TEM Transmission Electron Microscope
  • the boundary between pellets that is, the crystal grain boundary (also referred to as grain boundary) cannot be clearly confirmed. Therefore, it can be said that the CAAC-OS does not easily lower the electron mobility due to the crystal grain boundary.
  • FIG. 18A shows a high-resolution TEM image of a cross section of the CAAC-OS which is observed from a direction substantially parallel to the sample surface.
  • a spherical aberration correction function was used for observation of the high-resolution TEM image.
  • a high-resolution TEM image using the spherical aberration correction function is particularly referred to as a Cs-corrected high-resolution TEM image.
  • Acquisition of a Cs-corrected high-resolution TEM image can be performed by, for example, an atomic resolution analytical electron microscope JEM-ARM200F manufactured by JEOL Ltd.
  • FIG. 18B shows a Cs-corrected high-resolution TEM image obtained by enlarging the region (1) in FIG. FIG. 18B shows that metal atoms are arranged in a layered manner in a pellet.
  • the arrangement of each layer of metal atoms reflects unevenness on a surface (also referred to as a formation surface) or an upper surface where a CAAC-OS film is formed, and is parallel to the formation surface or upper surface of the CAAC-OS.
  • the CAAC-OS has a characteristic atomic arrangement.
  • FIG. 18C shows a characteristic atomic arrangement with auxiliary lines.
  • the size of one pellet is 1 nm or more or 3 nm or more, and the size of the gap caused by the inclination between the pellet and the pellet is about 0.8 nm. I know that there is. Therefore, the pellet can also be referred to as a nanocrystal (nc).
  • the CAAC-OS can also be referred to as an oxide semiconductor including CANC (C-Axis aligned nanocrystals).
  • the layout of the CAAC-OS pellets 5100 on the substrate 5120 is schematically shown as a structure in which bricks or blocks are stacked (FIG. 18D). reference.).
  • a portion where an inclination is generated between pellets observed in FIG. 18C corresponds to a region 5161 shown in FIG.
  • FIG. 19A shows a Cs-corrected high-resolution TEM image of the plane of the CAAC-OS observed from a direction substantially perpendicular to the sample surface.
  • the Cs-corrected high-resolution TEM images obtained by enlarging the region (1), the region (2), and the region (3) in FIG. 19A are shown in FIGS. 19B, 19C, and 19D, respectively. Show. From FIG. 19B, FIG. 19C, and FIG. 19D, it can be confirmed that the pellet has a shape in which metal atoms are arranged in a triangular shape, a quadrangular shape, or a hexagonal shape. However, there is no regularity in the arrangement of metal atoms between different pellets.
  • CAAC-OS analyzed by X-ray diffraction X-ray diffraction
  • XRD X-Ray Diffraction
  • a peak appears at a diffraction angle (2 ⁇ ) of around 31 ° as illustrated in FIG. There is. Since this peak is attributed to the (009) plane of the InGaZnO 4 crystal, the CAAC-OS crystal has c-axis orientation, and the c-axis is oriented in a direction substantially perpendicular to the formation surface or the top surface. It can be confirmed.
  • a peak may also appear when 2 ⁇ is around 36 °.
  • a peak at 2 ⁇ of around 36 ° indicates that a crystal having no c-axis alignment is included in part of the CAAC-OS.
  • 2 ⁇ has a peak in the vicinity of 31 °, and 2 ⁇ has no peak in the vicinity of 36 °.
  • a CAAC-OS analyzed by electron diffraction will be described.
  • a diffraction pattern (a limited-field transmission electron diffraction pattern as illustrated in FIG. 21A) is obtained. Say) may appear.
  • This diffraction pattern includes spots caused by the (009) plane of the InGaZnO 4 crystal. Therefore, electron diffraction shows that the pellets included in the CAAC-OS have c-axis alignment, and the c-axis is in a direction substantially perpendicular to the formation surface or the top surface.
  • FIG. 21B shows a diffraction pattern obtained when an electron beam with a probe diameter of 300 nm is incident on the same sample in a direction perpendicular to the sample surface. From FIG. 21B, a ring-shaped diffraction pattern is confirmed. Therefore, electron diffraction shows that the a-axis and the b-axis of the pellet included in the CAAC-OS have no orientation. Note that the first ring in FIG. 21B is considered to originate from the (010) plane and the (100) plane of the InGaZnO 4 crystal. Further, the second ring in FIG. 21B is considered to be caused by the (110) plane or the like.
  • the CAAC-OS is an oxide semiconductor with high crystallinity. Since the crystallinity of an oxide semiconductor may be deteriorated by entry of impurities, generation of defects, or the like, in reverse, the CAAC-OS can be said to be an oxide semiconductor with few impurities and defects (such as oxygen vacancies).
  • the impurity means an element other than the main components of the oxide semiconductor, such as hydrogen, carbon, silicon, or a transition metal element.
  • an element such as silicon which has a stronger bonding force with oxygen than a metal element included in an oxide semiconductor, disturbs the atomic arrangement of the oxide semiconductor by depriving the oxide semiconductor of oxygen, thereby reducing crystallinity. It becomes a factor.
  • heavy metals such as iron and nickel, argon, carbon dioxide, and the like have large atomic radii (or molecular radii), which disturbs the atomic arrangement of the oxide semiconductor and decreases crystallinity.
  • an oxide semiconductor has impurities or defects, characteristics may fluctuate due to light, heat, or the like.
  • an impurity contained in the oxide semiconductor might serve as a carrier trap or a carrier generation source.
  • oxygen vacancies in the oxide semiconductor may serve as carrier traps or may serve as carrier generation sources by capturing hydrogen.
  • a CAAC-OS with few impurities and oxygen vacancies is an oxide semiconductor with low carrier density. Specifically, less than 8 ⁇ 10 11 pieces / cm 3, preferably 1 ⁇ 10 11 / cm less than 3, more preferably 1 ⁇ 10 10 pieces / cm 3 MatsuMitsuru, 1 ⁇ 10 -9 cells / cm
  • An oxide semiconductor having a carrier density of 3 or more can be obtained. Such an oxide semiconductor is referred to as a highly purified intrinsic or substantially highly purified intrinsic oxide semiconductor.
  • the CAAC-OS has a low impurity concentration and a low density of defect states. That is, it can be said that the oxide semiconductor has stable characteristics.
  • the nc-OS has a region where a crystal part can be confirmed and a region where a clear crystal part cannot be confirmed in a high-resolution TEM image.
  • a crystal part included in the nc-OS has a size of 1 nm to 10 nm, or 1 nm to 3 nm.
  • an oxide semiconductor in which the size of a crystal part is greater than 10 nm and less than or equal to 100 nm is sometimes referred to as a microcrystalline oxide semiconductor.
  • the nc-OS may not be able to clearly confirm a crystal grain boundary in a high-resolution TEM image.
  • the nanocrystal may have the same origin as the pellet in the CAAC-OS. Therefore, the crystal part of nc-OS is sometimes referred to as a pellet below.
  • the nc-OS has periodicity in atomic arrangement in a minute region (for example, a region of 1 nm to 10 nm, particularly a region of 1 nm to 3 nm).
  • the nc-OS has no regularity in crystal orientation between different pellets. Therefore, orientation is not seen in the whole film. Therefore, the nc-OS may not be distinguished from an a-like OS or an amorphous oxide semiconductor depending on an analysis method. For example, when an X-ray having a diameter larger than that of the pellet is used for nc-OS, a peak indicating a crystal plane is not detected in the analysis by the out-of-plane method.
  • nc-OS when electron diffraction using an electron beam having a probe diameter (for example, 50 nm or more) larger than that of the pellet is performed on the nc-OS, a diffraction pattern such as a halo pattern is observed.
  • spots are observed when nc-OS is subjected to nanobeam electron diffraction using an electron beam with a probe diameter that is close to the pellet size or smaller than the pellet size.
  • nanobeam electron diffraction is performed on the nc-OS, a region with high luminance may be observed like a circle (in a ring shape). Furthermore, a plurality of spots may be observed in the ring-shaped region.
  • the nc-OS since the crystal orientation is not regular between the pellets (nanocrystals), the nc-OS has an oxide semiconductor having RANC (Random Aligned nanocrystals), or NANC (Non-Aligned nanocrystals). It can also be called an oxide semiconductor.
  • RANC Random Aligned nanocrystals
  • NANC Non-Aligned nanocrystals
  • the nc-OS is an oxide semiconductor that has higher regularity than an amorphous oxide semiconductor. Therefore, the nc-OS has a lower density of defect states than an a-like OS or an amorphous oxide semiconductor. Note that the nc-OS does not have regularity in crystal orientation between different pellets. Therefore, the nc-OS has a higher density of defect states than the CAAC-OS.
  • the a-like OS is an oxide semiconductor having a structure between the nc-OS and an amorphous oxide semiconductor.
  • a void may be observed in a high-resolution TEM image. Moreover, in a high-resolution TEM image, it has the area
  • the a-like OS Since it has a void, the a-like OS has an unstable structure.
  • the a-like OS has an unstable structure as compared with the CAAC-OS and the nc-OS, a change in structure due to electron irradiation is shown.
  • sample A As samples for electron irradiation, an a-like OS (referred to as sample A), nc-OS (referred to as sample B), and CAAC-OS (referred to as sample C) are prepared. Each sample is an In—Ga—Zn oxide.
  • the determination of which part is regarded as one crystal part may be performed as follows.
  • the unit cell of an InGaZnO 4 crystal has a structure in which three In—O layers and six Ga—Zn—O layers have a total of nine layers stacked in the c-axis direction.
  • the spacing between these adjacent layers is about the same as the lattice spacing (also referred to as d value) of the (009) plane, and the value is determined to be 0.29 nm from crystal structure analysis. Therefore, a portion where the interval between lattice fringes is 0.28 nm or more and 0.30 nm or less can be regarded as a crystal part of InGaZnO 4 .
  • the lattice fringes correspond to the ab plane of the InGaZnO 4 crystal.
  • FIG. 22 is an example in which the average size of the crystal parts (from 22 to 45) of each sample was examined. However, the length of the lattice fringes described above is the size of the crystal part. From FIG. 22, it can be seen that in the a-like OS, the crystal part becomes larger according to the cumulative dose of electrons. Specifically, as shown by (1) in FIG. 22, the crystal portion (also referred to as initial nucleus) which was about 1.2 nm in the initial stage of observation by TEM has a cumulative irradiation dose of 4.2. It can be seen that the film grows to a size of about 2.6 nm at ⁇ 10 8 e ⁇ / nm 2 .
  • nc-OS and CAAC-OS it is understood that there is little change in the size of the crystal part in the range of the cumulative electron dose from the start of electron irradiation to 4.2 ⁇ 10 8 e ⁇ / nm 2. .
  • the sizes of the crystal parts of nc-OS and CAAC-OS are about 1.4 nm, respectively, regardless of the cumulative electron dose. And about 2.1 nm.
  • the crystal part may be grown by electron irradiation.
  • the crystal part is hardly grown by electron irradiation. That is, it can be seen that the a-like OS has an unstable structure as compared with the nc-OS and the CAAC-OS.
  • the a-like OS has a lower density than the nc-OS and the CAAC-OS.
  • the density of the a-like OS is 78.6% or more and less than 92.3% of the density of the single crystal having the same composition.
  • the density of the nc-OS and the density of the CAAC-OS are 92.3% or more and less than 100% of the density of the single crystal having the same composition.
  • An oxide semiconductor that is less than 78% of the density of a single crystal is difficult to form.
  • the density of single crystal InGaZnO 4 having a rhombohedral structure is 6.357 g / cm 3 .
  • the density of a-like OS is 5.0 g / cm 3 or more and less than 5.9 g / cm 3.
  • the density of the nc-OS and the density of the CAAC-OS is 5.9 g / cm 3 or more and 6.3 g / less than cm 3 .
  • the density corresponding to the single crystal in a desired composition can be estimated by combining single crystals having different compositions at an arbitrary ratio. What is necessary is just to estimate the density corresponding to the single crystal of a desired composition using a weighted average with respect to the ratio which combines the single crystal from which a composition differs. However, the density is preferably estimated by combining as few kinds of single crystals as possible.
  • oxide semiconductors have various structures and various properties.
  • the oxide semiconductor may be a stacked film including two or more of an amorphous oxide semiconductor, an a-like OS, an nc-OS, and a CAAC-OS, for example.
  • the liquid crystal display device 100 of one embodiment of the present invention can be manufactured using various types of transistors such as a bottom-gate transistor and a top-gate transistor. Therefore, the semiconductor layer material and the transistor structure to be used can be easily replaced in accordance with an existing production line.
  • FIG. 23A1 is a cross-sectional view of a channel protection transistor 410 which is a kind of bottom-gate transistor.
  • the transistor 410 includes an electrode 246 over a substrate 271 with an insulating layer 272 interposed therebetween.
  • the semiconductor layer 242 is provided over the electrode 246 with the insulating layer 226 interposed therebetween.
  • the electrode 246 can function as a gate electrode.
  • the insulating layer 226 can function as a gate insulating layer.
  • the insulating layer 225 is provided over the channel formation region of the semiconductor layer 242.
  • the electrode 244 a and the electrode 244 b are provided over the insulating layer 226 in contact with part of the semiconductor layer 242. Part of the electrode 244 a and part of the electrode 244 b are formed over the insulating layer 226.
  • the insulating layer 225 can function as a channel protective layer. By providing the insulating layer 225 over the channel formation region, exposure of the semiconductor layer 242 that occurs when the electrodes 244a and 244b are formed can be prevented. Therefore, the channel formation region of the semiconductor layer 242 can be prevented from being etched when the electrodes 244a and 244b are formed. According to one embodiment of the present invention, a transistor with favorable electrical characteristics can be realized.
  • the transistor 410 includes the insulating layer 228 over the electrode 244a, the electrode 244b, and the insulating layer 225, and includes the insulating layer 229 over the insulating layer 228.
  • a conductive layer such as an electrode, a semiconductor layer, an insulating layer, a substrate, or the like included in the transistor disclosed in this embodiment can be formed using the materials and methods disclosed in the other embodiments.
  • the semiconductor layer 242 can be formed using a material and a method similar to those of the semiconductor layer 203.
  • a material capable of depriving oxygen from part of the semiconductor layer 242 and generating oxygen vacancies in at least a portion of the electrode 224a and the electrode 224b in contact with the semiconductor layer 242. is preferably used.
  • the carrier concentration increases, and the region becomes n-type and becomes an n-type region (n + layer). Accordingly, the region can function as a source region or a drain region.
  • tungsten, titanium, and the like can be given.
  • a layer functioning as an n-type semiconductor or a p-type semiconductor is preferably provided between the semiconductor layer 242 and the electrode 224a and between the semiconductor layer 242 and the electrode 224b.
  • a layer functioning as an n-type semiconductor or a p-type semiconductor can function as a source region or a drain region of a transistor.
  • the insulating layer 229 is preferably formed using a material having a function of preventing or reducing impurity diffusion from the outside to the transistor. Note that the insulating layer 229 can be omitted as necessary.
  • heat treatment may be performed before or after the insulating layer 229 is formed or before or after the insulating layer 229 is formed.
  • oxygen contained in the insulating layer 229 and other insulating layers can be diffused into the semiconductor layer 242 so that oxygen vacancies in the semiconductor layer 242 can be filled.
  • oxygen vacancies in the semiconductor layer 242 can be compensated.
  • the CVD method can be classified into a plasma CVD (PECVD: Plasma Enhanced CVD) method using plasma, a thermal CVD (TCVD: Thermal CVD) method using heat, and the like. Furthermore, it can classify
  • PECVD Plasma Enhanced CVD
  • TCVD Thermal CVD
  • MCVD Metal CVD
  • MOCVD Metal Organic CVD
  • the vapor deposition method includes resistance heating vapor deposition method, electron beam vapor deposition method, MBE (Molecular Beam Epitaxy) method, PLD (Pulsed Laser Deposition) method, IAD (Ion beam Assisted Deposition) method, ALD (Atomite Deposition Method). Can be classified.
  • a high-quality film can be obtained at a relatively low temperature.
  • a film formation method that does not use plasma at the time of film formation such as an MOCVD method or an evaporation method, a film with less defects and a film with few defects is obtained.
  • the sputtering method can be classified into a DC sputtering method, a magnetron sputtering method, an RF sputtering method, an ion beam sputtering method, an ECR (Electron Cyclotron Resonance) sputtering method, a counter target sputtering method, and the like.
  • the facing target sputtering method plasma is confined between the targets, so that plasma damage to the substrate can be reduced. Further, depending on the inclination of the target, the incident angle of the sputtered particles to the substrate can be made shallow, so that the step coverage can be improved.
  • a transistor 411 illustrated in FIG. 23A2 is different from the transistor 410 in that the transistor 411 includes an electrode 223 that can function as a back gate electrode over the insulating layer 229.
  • the electrode 223 can be formed using a material and a method similar to those of the electrode 246.
  • the back gate electrode is formed using a conductive layer, and the channel formation region of the semiconductor layer is sandwiched between the gate electrode and the back gate electrode. Therefore, the back gate electrode can function in the same manner as the gate electrode.
  • the potential of the back gate electrode may be the same as that of the gate electrode, or may be a ground potential (GND potential) or an arbitrary potential.
  • the threshold voltage of the transistor can be changed by changing the potential of the back gate electrode independently of the gate electrode.
  • Both the electrode 246 and the electrode 223 can function as gate electrodes.
  • each of the insulating layer 226, the insulating layer 225, the insulating layer 228, and the insulating layer 229 can function as a gate insulating layer.
  • the electrode 223 may be provided between the insulating layer 228 and the insulating layer 229.
  • the other is referred to as a “back gate electrode”.
  • the electrode 246 when the electrode 223 is referred to as a “gate electrode”, the electrode 246 is referred to as a “back gate electrode”.
  • the transistor 411 can be regarded as a kind of top-gate transistor.
  • One of the electrode 246 and the electrode 223 may be referred to as a “first gate electrode”, and the other may be referred to as a “second gate electrode”.
  • the electrode 246 and the electrode 223 With the electrode 246 and the electrode 223 with the semiconductor layer 242 interposed therebetween, and further by setting the electrode 246 and the electrode 223 to have the same potential, a region where carriers flow in the semiconductor layer 242 becomes larger in the film thickness direction. The amount of carrier movement increases. As a result, the on-state current of the transistor 411 increases and the field-effect mobility increases.
  • the transistor 411 has a large on-state current with respect to the occupied area. That is, the area occupied by the transistor 411 can be reduced with respect to the required on-state current. According to one embodiment of the present invention, the area occupied by a transistor can be reduced. Thus, according to one embodiment of the present invention, a highly integrated semiconductor device can be realized.
  • the gate electrode and the back gate electrode are formed using conductive layers, they have a function of preventing an electric field generated outside the transistor from acting on a semiconductor layer in which a channel is formed (particularly, an electric field shielding function against static electricity). .
  • the electric field shielding function can be improved by forming the back gate electrode larger than the semiconductor layer and covering the semiconductor layer with the back gate electrode.
  • the electrode 246 and the electrode 223 each have a function of shielding an electric field from the outside, charges such as charged particles generated on the insulating layer 272 side or above the electrode 223 do not affect the channel formation region of the semiconductor layer 242. As a result, deterioration due to a stress test (for example, a gate bias-temperature (GBT) stress test in which a negative charge is applied to the gate) is suppressed. In addition, the phenomenon that the gate voltage (rising voltage) at which the on-current begins to flow can be reduced depending on the magnitude of the drain voltage. Note that this effect occurs when the electrode 246 and the electrode 223 have the same potential or different potentials.
  • the BT stress test is a kind of accelerated test, and it is possible to evaluate a change in characteristics (aging) of a transistor caused by long-term use in a short time.
  • the amount of change in the threshold voltage of the transistor before and after the BT stress test is an important index for examining reliability. It can be said that the smaller the threshold voltage fluctuation amount, the higher the reliability of the transistor.
  • the electrode 246 and the electrode 223 are provided and the electrode 246 and the electrode 223 are set to the same potential, the amount of fluctuation in the threshold voltage is reduced. For this reason, variation in electrical characteristics among a plurality of transistors is reduced at the same time.
  • a transistor having a back gate electrode also has a smaller threshold voltage variation before and after the + GBT stress test in which a positive charge is applied to the gate than a transistor having no back gate electrode.
  • the back gate electrode is formed using a light-blocking conductive film
  • light can be prevented from entering the semiconductor layer from the back gate electrode side. Therefore, light deterioration of the semiconductor layer can be prevented, and deterioration of electrical characteristics such as shift of the threshold voltage of the transistor can be prevented.
  • a highly reliable transistor can be realized.
  • a highly reliable semiconductor device can be realized.
  • FIG. 23B1 is a cross-sectional view of a channel protection transistor 420 which is one of bottom-gate transistors.
  • the transistor 420 has substantially the same structure as the transistor 410 except that the insulating layer 225 covers the semiconductor layer 242.
  • the semiconductor layer 242 can be prevented from being exposed when the electrode 244a and the electrode 244b are formed. Therefore, the semiconductor layer 242 can be prevented from being thinned when the electrodes 244a and 244b are formed.
  • the semiconductor layer 242 and the electrode 244a are electrically connected to each other in an opening formed by selectively removing part of the insulating layer 225 which overlaps with the semiconductor layer 242.
  • the semiconductor layer 242 and the electrode 244b are electrically connected to each other in an opening formed by selectively removing part of the insulating layer 225 which overlaps with the semiconductor layer 242.
  • a region of the insulating layer 225 that overlaps with a channel formation region can function as a channel protective layer.
  • a transistor 421 illustrated in FIG. 23B2 is different from the transistor 420 in that the transistor 421 includes an electrode 223 that can function as a back gate electrode over the insulating layer 229.
  • the distance between the electrode 244a and the electrode 246 and the distance between the electrode 244b and the electrode 246 are longer in the transistor 420 and the transistor 421 than in the transistor 410 and the transistor 411. Accordingly, parasitic capacitance generated between the electrode 244a and the electrode 246 can be reduced. In addition, parasitic capacitance generated between the electrode 244b and the electrode 246 can be reduced. According to one embodiment of the present invention, a transistor with favorable electrical characteristics can be realized.
  • a transistor 425 illustrated in FIG. 23C1 is a channel-etched transistor which is one of bottom-gate transistors.
  • the electrode 244a and the electrode 244b are formed in contact with the semiconductor layer 242 without providing the insulating layer 225. For this reason, part of the semiconductor layer 242 exposed when the electrodes 244a and 244b are formed may be etched. On the other hand, since the insulating layer 229 is not provided, the productivity of the transistor can be increased.
  • a transistor 426 illustrated in FIG. 23C2 is different from the transistor 420 in that the transistor 426 includes an electrode 223 that can function as a back gate electrode over the insulating layer 229.
  • FIG. 24A1 is a cross-sectional view of a transistor 430 which is a kind of top-gate transistor.
  • the transistor 430 includes a semiconductor layer 242 over a substrate 271 with an insulating layer 272 interposed therebetween.
  • An electrode 244 a in contact with part of the semiconductor layer 242 and a part of the semiconductor layer 242 are provided over the semiconductor layer 242 and the insulating layer 272.
  • the semiconductor layer 242, the electrode 244a, and the electrode 244b have the insulating layer 226, and the insulating layer 226 has the electrode 246.
  • the impurity region can be formed in the semiconductor layer 242 by self-alignment by introducing the impurity 255 into the semiconductor layer 242 using the electrode 246 as a mask (see FIG. FIG. 24 (A3) reference). According to one embodiment of the present invention, a transistor with favorable electrical characteristics can be realized.
  • the impurity 255 can be introduced using an ion implantation apparatus, an ion doping apparatus, or a plasma treatment apparatus.
  • the impurity 255 for example, at least one element of a Group 13 element or a Group 15 element can be used. In the case where an oxide semiconductor is used for the semiconductor layer 242, at least one element of a rare gas, hydrogen, and nitrogen can be used as the impurity 255.
  • a transistor 431 illustrated in FIG. 24A2 is different from the transistor 430 in that the transistor 431 includes an electrode 223 and an insulating layer 227.
  • the transistor 431 includes the electrode 223 formed over the insulating layer 272 and the insulating layer 227 formed over the electrode 223.
  • the electrode 223 can function as a back gate electrode.
  • the insulating layer 227 can function as a gate insulating layer.
  • the insulating layer 227 can be formed using a material and a method similar to those of the insulating layer 226.
  • the transistor 431 is a transistor having a large on-state current with respect to the occupied area. That is, the area occupied by the transistor 431 can be reduced with respect to the required on-state current. According to one embodiment of the present invention, the area occupied by a transistor can be reduced. Thus, according to one embodiment of the present invention, a highly integrated semiconductor device can be realized.
  • a transistor 440 illustrated in FIG. 24B1 is one of top-gate transistors.
  • the transistor 440 is different from the transistor 430 in that the semiconductor layer 242 is formed after the electrodes 244a and 244b are formed.
  • a transistor 441 illustrated in FIG. 24B2 is different from the transistor 440 in that the electrode 223 and the insulating layer 227 are included.
  • part of the semiconductor layer 242 is formed over the electrode 244a, and the other part of the semiconductor layer 242 is formed over the electrode 244b.
  • the transistor 441 is a transistor having a large on-state current with respect to the occupied area. That is, the area occupied by the transistor 441 can be reduced with respect to the required on-state current. According to one embodiment of the present invention, the area occupied by a transistor can be reduced. Thus, according to one embodiment of the present invention, a highly integrated semiconductor device can be realized.
  • a transistor 442 illustrated in FIG. 25A1 is one of top-gate transistors.
  • the transistor 442 includes an electrode 244a and an electrode 244b over the insulating layer 229.
  • the electrodes 244a and 244b are electrically connected to the semiconductor layer 242 through openings formed in the insulating layers 228 and 229.
  • a part of the insulating layer 226 that does not overlap with the electrode 246 is removed.
  • part of the insulating layer 226 included in the transistor 442 extends beyond the end portion of the electrode 246.
  • an impurity region can be formed in the semiconductor layer 242 in a self-aligned manner (FIG. 25A3). reference).
  • the impurity 255 is not introduced into the region overlapping with the electrode 246 of the semiconductor layer 242, and the impurity 255 is introduced into a region not overlapping with the electrode 246. Further, the impurity concentration of the region where the impurity 255 is introduced through the insulating layer 226 of the semiconductor layer 242 is lower than the region where the impurity 255 is introduced without passing through the insulating layer 226. Therefore, an LDD (Lightly Doped Drain) region is formed in a region adjacent to the electrode 246 in the semiconductor layer 242.
  • LDD Lightly Doped Drain
  • a transistor 443 illustrated in FIG. 25A2 is different from the transistor 442 in that the transistor 443 includes an electrode 223 below the semiconductor layer 242.
  • the electrode 223 overlaps the semiconductor layer 242 with the insulating layer 272 interposed therebetween.
  • the electrode 223 can function as a back gate electrode.
  • a region which does not overlap with the electrode 246 of the insulating layer 226 may be removed as in the transistor 444 illustrated in FIG. 25B1 and the transistor 445 illustrated in FIG. Further, like the transistor 446 illustrated in FIG. 25C1 and the transistor 447 illustrated in FIG. 25C2, the insulating layer 226 may be left without being removed.
  • the transistors 444, 445, 446, and 447 also form impurity regions in the semiconductor layer 242 in a self-aligned manner by introducing the impurity 255 into the semiconductor layer 242 using the electrode 246 as a mask after forming the electrode 246. be able to.
  • a transistor with favorable electrical characteristics can be realized.
  • a highly integrated semiconductor device can be realized.
  • FIG. 26 illustrates an example of a transistor structure using an oxide semiconductor as the semiconductor layer 242.
  • a transistor 450 illustrated in FIG. 26 has a structure in which a semiconductor layer 242b is formed over a semiconductor layer 242a, and an upper surface of the semiconductor layer 242b, a side surface of the semiconductor layer 242b, and a side surface of the semiconductor layer 242a are covered with the semiconductor layer 242c.
  • FIG. 26A is a top view of the transistor 450.
  • FIG. 26B is a cross-sectional view (cross-sectional view in the channel length direction) of the portion indicated by the dashed-dotted line X1-X2 in FIG.
  • FIG. 26C is a cross-sectional view (cross-sectional view in the channel width direction) of the portion indicated by the dashed-dotted line Y1-Y2 in FIG.
  • the transistor 450 includes an electrode 243 that functions as a gate electrode.
  • the electrode 243 can be formed using a material and a method similar to those of the electrode 246. In this embodiment mode, the electrode 243 is a stack of two conductive layers.
  • the semiconductor layer 242a, the semiconductor layer 242b, and the semiconductor layer 242c are formed using a material containing one or both of In and Ga.
  • a material containing one or both of In and Ga typically, an In—Ga oxide (an oxide containing In and Ga), an In—Zn oxide (an oxide containing In and Zn), an In—M—Zn oxide (In, the element M, Zn-containing oxide, wherein the element M is one or more elements selected from Al, Ti, Ga, Y, Zr, La, Ce, Nd, or Hf, and is a metal element having a stronger binding force to oxygen than In There is.)
  • the semiconductor layer 242a and the semiconductor layer 242c are preferably formed using a material containing one or more of the same metal elements among the metal elements included in the semiconductor layer 242b.
  • a material containing one or more of the same metal elements among the metal elements included in the semiconductor layer 242b When such a material is used, interface states can be hardly generated at the interface between the semiconductor layer 242a and the semiconductor layer 242b and the interface between the semiconductor layer 242c and the semiconductor layer 242b. Thus, carrier scattering and trapping at the interface are unlikely to occur, and the field-effect mobility of the transistor can be improved. In addition, variation in threshold voltage of the transistor can be reduced. Therefore, a semiconductor device having favorable electrical characteristics can be realized.
  • the thickness of the semiconductor layer 242a and the semiconductor layer 242c is 3 nm to 100 nm, preferably 3 nm to 50 nm.
  • the thickness of the semiconductor layer 242b is 3 nm to 200 nm, preferably 3 nm to 100 nm, more preferably 3 nm to 50 nm.
  • the semiconductor layer 242b is an In-M-Zn oxide and the semiconductor layer 242a and the semiconductor layer 242c are also In-M-Zn oxide
  • y 1 / x 1 is y 2 / x 2
  • the semiconductor layer 242a, the semiconductor layer 242c, and the semiconductor layer 242b can be selected so as to be larger than those.
  • the semiconductor layer 242a, the semiconductor layer 242c, and the semiconductor layer 242b are selected so that y 1 / x 1 is 1.5 times or more larger than y 2 / x 2 . More preferably, the semiconductor layer 242a, the semiconductor layer 242c, and the semiconductor layer 242b are selected so that y 1 / x 1 is twice or more larger than y 2 / x 2 . More preferably, the semiconductor layer 242a, the semiconductor layer 242c, and the semiconductor layer 242b are selected so that y 1 / x 1 is three times or more larger than y 2 / x 2 . It is preferable that y 1 is x 1 or more because stable electrical characteristics can be imparted to the transistor.
  • the semiconductor layer 242a and the semiconductor layer 242c can be a layer in which oxygen vacancies are less likely to occur than in the semiconductor layer 242b.
  • the semiconductor layer 242a and the semiconductor layer 242c are In-M-Zn oxides
  • the contents of In and the element M except for Zn and O are preferably less than 50 atomic% for In and 50 atomic% for the element M. More preferably, In is less than 25 atomic%, and the element M is 75 atomic% or more.
  • the semiconductor layer 242b is an In-M-Zn oxide
  • the contents of In and the element M except for Zn and O are preferably greater than or equal to 25 atomic%, more preferably less than 75 atomic%, and more preferably less than 75 atomic%. It is assumed that In is 34 atomic% or more and the element M is less than 66 atomic%.
  • An oxide, gallium oxide, or the like can be used.
  • In—Ga—Zn oxide can be used. Note that the atomic ratios of the semiconductor layer 242a, the semiconductor layer 242b, and the semiconductor layer 242c each include a variation of plus or minus 20% of the above atomic ratio as an error.
  • the semiconductor layer 242b In order to impart stable electrical characteristics to the transistor including the semiconductor layer 242b, impurities and oxygen vacancies in the semiconductor layer 242b are reduced to high purity intrinsic, and the semiconductor layer 242b can be regarded as intrinsic or substantially intrinsic.
  • a physical semiconductor layer is preferable.
  • an oxide semiconductor layer that can be regarded as substantially intrinsic means that the carrier density in the oxide semiconductor layer is less than 8 ⁇ 10 11 / cm 3 , preferably less than 1 ⁇ 10 11 / cm 3 , and more preferably 1
  • the oxide semiconductor layer is less than ⁇ 10 10 pieces / cm 3 and 1 ⁇ 10 ⁇ 9 pieces / cm 3 or more.
  • FIG. 27 illustrates an example of a transistor structure using an oxide semiconductor as the semiconductor layer 242.
  • the semiconductor layer 242b is formed over the semiconductor layer 242a.
  • the transistor 422 is a kind of bottom-gate transistor having a back gate electrode.
  • FIG. 27A is a top view of the transistor 422.
  • FIG. 27B is a cross-sectional view (cross-sectional view in the channel length direction) of the portion indicated by the dashed-dotted line X1-X2 in FIG.
  • FIG. 27C is a cross-sectional view (cross-sectional view in the channel width direction) of the portion indicated by the dashed-dotted line Y1-Y2 in FIG.
  • the electrode 223 provided over the insulating layer 229 is electrically connected to the electrode 246 through the insulating layer 226, the insulating layer 228, and the openings 247 a and 247 b provided in the insulating layer 229. Therefore, the same potential is supplied to the electrode 223 and the electrode 246.
  • One of the openings 247a and 247b may not be provided. Further, it is not necessary to provide both the opening 247a and the opening 247b. When both the opening 247a and the opening 247b are not provided, different potentials can be supplied to the electrode 223 and the electrode 246.
  • FIG. 31A is an energy band structure diagram of the portion indicated by the dashed-dotted line D1-D2 in FIG.
  • FIG. 31A illustrates an energy band structure of a channel formation region of the transistor 450.
  • Ec382, Ec383a, Ec383b, Ec383c, and Ec386 indicate the energy at the lower end of the conduction band of the insulating layer 272, the semiconductor layer 242a, the semiconductor layer 242b, the semiconductor layer 242c, and the insulating layer 226, respectively.
  • the difference between the vacuum level and the energy at the bottom of the conduction band is defined as the energy gap based on the difference between the vacuum level and the energy at the top of the valence band (also referred to as ionization potential). Subtracted value.
  • the energy gap can be measured using a spectroscopic ellipsometer (for example, HORIBA JOBYVON UT-300).
  • the energy difference between the vacuum level and the upper end of the valence band can be measured using an ultraviolet photoelectron spectroscopy (UPS) device (for example, Versa Probe of PHI).
  • UPS ultraviolet photoelectron spectroscopy
  • Ec382 and Ec386 have a higher vacuum level (less electron affinity) than Ec383a, Ec383b, and Ec383c.
  • Ec383a is closer to the vacuum level than Ec383b. Specifically, Ec383a is 0.05 eV or more, 0.07 eV or more, 0.1 eV or more or 0.15 eV or more, and 2 eV or less, 1 eV or less, 0.5 eV or less, or 0.4 eV or less vacuum level than Ec383b. It is preferable that it is close to.
  • Ec383c is closer to the vacuum level than Ec383b. Specifically, Ec383c is 0.05 eV or more, 0.07 eV or more, 0.1 eV or more or 0.15 eV or more, and 2 eV or less, 1 eV or less, 0.5 eV or less, or 0.4 eV or less than Ec383b. It is preferable that it is close to.
  • a mixed region is formed in the vicinity of the interface between the semiconductor layer 242a and the semiconductor layer 242b and in the vicinity of the interface between the semiconductor layer 242b and the semiconductor layer 242c, and thus the energy at the lower end of the conduction band changes continuously. That is, there are almost no levels at these interfaces.
  • the transistor 134 having the stacked structure of the oxide semiconductor can achieve high field effect mobility.
  • trap levels 390 due to impurities and defects can be formed in the vicinity of the interface between the semiconductor layer 242a and the insulating layer 272 and in the vicinity of the interface between the semiconductor layer 242c and the insulating layer 226.
  • the presence of the semiconductor layer 242a and the semiconductor layer 242c makes it possible to keep the semiconductor layer 242b away from the trap level.
  • the transistor 134 illustrated in this embodiment is formed so that the upper surface and the side surface of the semiconductor layer 242b are in contact with the semiconductor layer 242c, and the lower surface of the semiconductor layer 242b is in contact with the semiconductor layer 242a. In this manner, the semiconductor layer 242b is covered with the semiconductor layer 242a and the semiconductor layer 242c, whereby the influence of the trap level can be further reduced.
  • the band gap of the semiconductor layer 242a and the semiconductor layer 242c is preferably wider than the band gap of the semiconductor layer 242b.
  • FIG. 31B is an energy band structure diagram of a region indicated by a dashed-dotted line in FIG. 27B.
  • FIG. 31B illustrates an energy band structure of a channel formation region of the transistor 422.
  • Ec387 indicates the energy at the lower end of the conduction band of the insulating layer 228.
  • the semiconductor layer 242 includes the semiconductor layer 242a and the semiconductor layer 242b, the productivity of the transistor can be increased. Note that although the semiconductor layer 242c is not provided, the semiconductor layer 242 is easily affected by the trap level 390, but higher field-effect mobility can be achieved than in the case where the semiconductor layer 242 has a single-layer structure.
  • a transistor with little variation in electrical characteristics can be realized.
  • a semiconductor device with little variation in electrical characteristics can be realized.
  • a highly reliable transistor can be realized. Therefore, a highly reliable semiconductor device can be realized.
  • An oxide semiconductor has a large energy cap of 3.0 eV or more and a high transmittance with respect to visible light.
  • a transistor with low power consumption can be realized.
  • a semiconductor device such as a display element or a display device with low power consumption can be realized.
  • a semiconductor device such as a display element or a display device with favorable reliability can be realized.
  • the transistor 450 By providing the semiconductor layer 242 b over the convex portion provided in the insulating layer 272, the side surface of the semiconductor layer 242 b can be covered with the electrode 243.
  • the transistor 450 has a structure in which the semiconductor layer 242b can be electrically surrounded by the electric field of the electrode 243.
  • a transistor structure that electrically surrounds a semiconductor layer in which a channel is formed by an electric field of a conductive film is referred to as a surrounded channel (s-channel) structure.
  • a transistor having an s-channel structure is also referred to as an “s-channel transistor” or an “s-channel transistor”.
  • a channel can be formed in the entire semiconductor layer 242b (bulk).
  • the drain current of the transistor can be increased and a larger on-current can be obtained. Further, the entire region of the channel formation region formed in the semiconductor layer 242b can be depleted by the electric field of the electrode 243. Therefore, in the s-channel structure, the off-state current of the transistor can be further reduced.
  • the exposed semiconductor layer 242a may be removed when the semiconductor layer 242b is formed. In this case, the side surfaces of the semiconductor layer 242a and the semiconductor layer 242b may be aligned.
  • FIG. 28A is a top view of the transistor 451.
  • FIG. 28B is a cross-sectional view illustrating a portion indicated by the dashed-dotted line X1-X2 in FIG.
  • FIG. 28C is a cross-sectional view illustrating a portion indicated by dashed-dotted line Y1-Y2 in FIG.
  • FIG. 29A is a top view of the transistor 452.
  • FIG. 29B is a cross-sectional view illustrating a portion indicated by the dashed-dotted line X1-X2 in FIG.
  • FIG. 29C is a cross-sectional view illustrating a portion indicated by dashed-dotted line Y1-Y2 in FIG.
  • the layer 214 is provided over the insulating layer 275; however, the layer 214 may be provided over the insulating layer 228 or the insulating layer 229.
  • the layer 214 is formed using a light-blocking material, variation in characteristics of the transistor due to light irradiation, reduction in reliability, or the like can be prevented. Note that the above effect can be enhanced by forming the layer 214 at least larger than the semiconductor layer 242b and covering the semiconductor layer 242b with the layer 214.
  • the layer 214 can be formed using an organic material, an inorganic material, or a metal material. In the case where the layer 214 is formed using a conductive material, a voltage may be supplied to the layer 214 or the layer 214 may be in an electrically floating (floating) state.
  • FIG. 30 illustrates an example of a transistor having an s-channel structure.
  • a transistor 448 illustrated in FIG. 30 has a structure substantially similar to that of the transistor 447 described above.
  • the semiconductor layer 242 is formed over the convex portion of the insulating layer 272.
  • the transistor 448 is a kind of top-gate transistor having a back gate electrode.
  • FIG. 30A is a top view of the transistor 448.
  • FIG. 30B is a cross-sectional view illustrating a portion indicated by the dashed-dotted line X1-X2 in FIG.
  • FIG. 30C is a cross-sectional view illustrating a portion indicated by dashed-dotted line Y1-Y2 in FIG.
  • FIG. 30 illustrates the case where an inorganic semiconductor layer such as silicon is used for the semiconductor layer 242 included in the transistor 448.
  • the semiconductor layer 242 includes a semiconductor layer 242i, two semiconductor layers 242t, and two semiconductor layers 242u in a region overlapping with the gate electrode.
  • the semiconductor layer 242i is disposed between the two semiconductor layers 242t.
  • the semiconductor layer 242i and the two semiconductor layers 242t are disposed between the two semiconductor layers 242u.
  • a channel is formed in the semiconductor layer 242i when the transistor 448 is on.
  • the semiconductor layer 242i functions as a channel formation region.
  • the semiconductor layer 242t functions as a low concentration impurity region (LDD).
  • the semiconductor layer 242u functions as a high concentration impurity region.
  • one or both of the semiconductor layers 242t may not be provided.
  • one semiconductor layer 242u functions as a source region, and the other semiconductor layer 242u functions as a drain region.
  • the electrode 244a provided over the insulating layer 229 is electrically connected to one of the semiconductor layers 242u in the insulating layer 226, the insulating layer 228, and the opening 247c provided in the insulating layer 229.
  • the electrode 244b provided over the insulating layer 229 is electrically connected to the other of the semiconductor layers 242u in the insulating layer 226, the insulating layer 228, and the opening 247d provided in the insulating layer 229.
  • the electrode 243 provided over the insulating layer 226 is electrically connected to the electrode 223 through the opening 247a and the opening 247b provided in the insulating layer 226 and the insulating layer 272. Therefore, the same potential is supplied to the electrode 246 and the electrode 223.
  • One of the openings 247a and 247b may not be provided. Further, it is not necessary to provide both the opening 247a and the opening 247b. When both the opening 247a and the opening 247b are not provided, different potentials can be supplied to the electrode 223 and the electrode 246.
  • a display module 6000 illustrated in FIG. 32 includes a touch sensor 6004, a liquid crystal display device 100, a frame 6009, a printed board 6010, and a battery 6011 connected to the FPC 6003 between an upper cover 6001 and a lower cover 6002. Note that the battery 6011, the touch sensor 6004, and the like may not be provided.
  • the shapes and dimensions of the upper cover 6001 and the lower cover 6002 can be changed as appropriate in accordance with the sizes of the touch sensor 6004, the liquid crystal display device 100, and the like.
  • a resistive touch sensor or a capacitive touch sensor can be used by being superimposed on the liquid crystal display device 100. It is also possible to add a touch sensor function to the liquid crystal display device 100. For example, it is possible to provide a touch sensor electrode in each pixel of the liquid crystal panel 110 included in the liquid crystal display device 100 and add a capacitive touch panel function. Alternatively, an optical sensor may be provided in each pixel of the liquid crystal panel 110 to add the function of an optical touch sensor.
  • the frame 6009 has a function as an electromagnetic shield for blocking electromagnetic waves generated from the printed circuit board 6010 side.
  • the frame 6009 may have a function as a heat sink.
  • the printed board 6010 includes a power supply circuit, a signal processing circuit for outputting a video signal and a clock signal, and the like.
  • the power source for supplying power to the power supply circuit may be a battery 6011 or a commercial power source. Note that the battery 6011 can be omitted when a commercial power source is used as the power source.
  • a member such as a polarizing plate, a retardation plate, or a prism sheet may be additionally provided in the display module 6000.
  • a display device such as a television or a monitor, a lighting device, a desktop or laptop personal computer, a word processor, or a DVD (Digital Versatile Disc) is stored in a recording medium
  • Playback device for playing back still images or moving images, portable CD player, radio, tape recorder, headphone stereo, stereo, table clock, wall clock, cordless telephone cordless handset, transceiver, car phone, mobile phone, personal digital assistant, tablet Type game consoles, portable game machines, fixed game machines such as pachinko machines, calculators, electronic notebooks, electronic books, electronic translators, voice input devices, video cameras, digital still cameras, electric shavers, microwave ovens, etc.
  • Electric cooker electric Air conditioner such as rinsing machine, electric vacuum cleaner, water heater, electric fan, hair dryer, air conditioner, humidifier, dehumidifier, dishwasher, dish dryer, clothing dryer, futon dryer, electric refrigerator, electric freezer, electricity
  • freezer refrigerators DNA storage freezers
  • flashlights tools such as chainsaws
  • medical devices such as smoke detectors and dialysis machines.
  • industrial equipment such as guide lights, traffic lights, belt conveyors, elevators, escalators, industrial robots, power storage systems, power storage devices for power leveling and smart grids.
  • an electric motor using electric power from a secondary battery, a moving body driven by an engine using fuel, and the like may be included in the category of electronic devices.
  • Examples of the moving body include an electric vehicle (EV), a hybrid vehicle (HEV) having both an internal combustion engine and an electric motor, a plug-in hybrid vehicle (PHEV), a tracked vehicle in which these tire wheels are changed to an endless track, and electric assist.
  • EV electric vehicle
  • HEV hybrid vehicle
  • PHEV plug-in hybrid vehicle
  • Examples include motorbikes including bicycles, motorcycles, electric wheelchairs, golf carts, small or large ships, submarines, helicopters, aircraft, rockets, artificial satellites, space probes, planetary probes, and space ships.
  • a portable game machine 2900 illustrated in FIG. 33A includes a housing 2901, a housing 2902, a display portion 2903, a display portion 2904, a microphone 2905, a speaker 2906, operation keys 2907, and the like. Note that although the portable game machine illustrated in FIG. 29A includes two display portions 2903 and 2904, the number of display portions is not limited thereto.
  • the display portion 2903 is provided with a touch screen as an input device and can be operated with a stylus 2908 or the like.
  • An information terminal 2910 illustrated in FIG. 33B includes a display portion 2912, a microphone 2917, a speaker portion 2914, a camera 2913, an external connection portion 2916, an operation button 2915, and the like in a housing 2911.
  • the display portion 2912 includes a display panel using a flexible substrate and a touch screen.
  • the information terminal 2910 can be used as, for example, a smartphone, a mobile phone, a tablet information terminal, a tablet personal computer, an electronic book terminal, or the like.
  • a laptop personal computer 2920 illustrated in FIG. 33C includes a housing 2921, a display portion 2922, a keyboard 2923, a pointing device 2924, and the like.
  • a video camera 2940 illustrated in FIG. 33D includes a housing 2941, a housing 2942, a display portion 2944, operation keys 2944, a lens 2945, a connection portion 2946, and the like.
  • the operation keys 2944 and the lens 2945 are provided on the housing 2941
  • the display portion 2944 is provided on the housing 2942.
  • the housing 2941 and the housing 2942 are connected to each other by a connection portion 2946.
  • the angle between the housing 2941 and the housing 2942 can be changed by the connection portion 2946.
  • the orientation of the image displayed on the display portion 2943 can be changed, and display / non-display of the image can be switched.
  • FIG. 33E illustrates an example of a bangle information terminal.
  • the information terminal 2950 includes a housing 2951, a display portion 2952, and the like.
  • the display portion 2952 is supported by a housing 2951 having a curved surface. Since the display portion 2952 includes a display panel using a flexible substrate, an information terminal 2950 that is flexible, light, and easy to use can be provided.
  • FIG. 33F illustrates an example of a wristwatch-type information terminal.
  • the information terminal 2960 includes a housing 2961, a display portion 2962, a band 2963, a buckle 2964, operation buttons 2965, an input / output terminal 2966, and the like.
  • the information terminal 2960 can execute various applications such as mobile phone, e-mail, text browsing and creation, music playback, Internet communication, and computer games.
  • the display surface of the display portion 2962 is curved, and display can be performed along the curved display surface.
  • the display portion 2962 includes a touch sensor and can be operated by touching the screen with a finger, a stylus, or the like.
  • an application can be started by touching an icon 2967 displayed on the display unit 2962.
  • the operation button 2965 can have various functions such as power on / off operation, wireless communication on / off operation, manner mode execution / cancellation, and power saving mode execution / cancellation in addition to time setting. .
  • the function of the operation button 2965 can be set by an operating system incorporated in the information terminal 2960.
  • the information terminal 2960 can execute short-range wireless communication that is a communication standard. For example, it is possible to talk hands-free by communicating with a headset capable of wireless communication.
  • the information terminal 2960 includes an input / output terminal 2966, and can directly exchange data with other information terminals via a connector. Charging can also be performed via the input / output terminal 2966. Note that the charging operation may be performed by wireless power feeding without using the input / output terminal 2966.
  • FIG. 33G illustrates an electric refrigerator as an example of a household electric appliance.
  • the electric refrigerator 2970 includes a housing 2971, a refrigerator door 2972, a freezer door 2993, a display portion 2974, and the like.
  • FIG. 33H is an external view illustrating an example of an automobile.
  • the automobile 2980 includes a vehicle body 2981, wheels 2982, a dashboard 2983, lights 2984, and the like.
  • the above-described transistor, the above-described display device, or the like is mounted.
  • Liquid crystal display device 110 Liquid crystal panel 111 FPC 113 Sub-pixel 114 Pixel 115 Site 120 Backlight unit 121 Optical resonance plate 122 Light emitting portion 123 Light source 124 Reflective layer 125 Site 126 Substrate 127 Structure 128 Semi-transmissive layer 129 Light guide layer 131 Semi-transmissive layer 132 Protective layer 134 Transistor 135 Light 137 Layer 138 Layer 139 Resist mask 141 Display area 142 Circuit 143 Circuit 145 Layer 149 Light guiding layer 150 Element substrate 151 Substrate 152 Insulating layer 153 Electrode 154 Alignment film 155 Liquid crystal layer 156 Transistor 157 Liquid crystal element 158 Capacitance element 159 Insulating layer 160 Counter substrate 161 Substrate 162 Light-shielding layer 163 Overcoat layer 164 Electrode 165 Alignment film 166 Colored layer 167 Electrode 171 Polarizing plate 172 Polarizing plate 201 Electrode 202 Insulating layer 203 Semiconductor layer

Landscapes

  • Physics & Mathematics (AREA)
  • Nonlinear Science (AREA)
  • General Physics & Mathematics (AREA)
  • Optics & Photonics (AREA)
  • Liquid Crystal (AREA)
  • Mathematical Physics (AREA)
  • Chemical & Material Sciences (AREA)
  • Crystallography & Structural Chemistry (AREA)
  • Optical Filters (AREA)

Abstract

L'invention porte sur un dispositif d'affichage avec une faible consommation de puissance. Une plaque de résonance de lumière est utilisée dans une unité de rétroéclairage pour le dispositif d'affichage. La plaque de résonance de lumière peut extraire et délivrer n'importe quelle région de longueur d'onde de lumière provenant de la lumière blanche incidente. La plaque de résonance de lumière réutilise les composants restants qui n'ont pas été délivrés depuis la plaque de résonance de lumière et qui proviennent de la lumière blanche incidente sans générer de lumière colorée par absorption. La plaque de résonance de lumière peut, par exemple, délivrer de la lumière rouge, de la lumière verte et de la lumière bleue.
PCT/IB2016/051814 2015-04-09 2016-03-31 Dispositif d'affichage et équipement électronique WO2016162778A1 (fr)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP2017510793A JPWO2016162778A1 (ja) 2015-04-09 2016-03-31 表示装置および電子機器

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2015-079895 2015-04-09
JP2015079895 2015-04-09

Publications (1)

Publication Number Publication Date
WO2016162778A1 true WO2016162778A1 (fr) 2016-10-13

Family

ID=57072565

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/IB2016/051814 WO2016162778A1 (fr) 2015-04-09 2016-03-31 Dispositif d'affichage et équipement électronique

Country Status (2)

Country Link
JP (1) JPWO2016162778A1 (fr)
WO (1) WO2016162778A1 (fr)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI649598B (zh) * 2016-11-30 2019-02-01 財團法人工業技術研究院 顯示面板以及感測顯示面板
US10510976B2 (en) 2016-11-30 2019-12-17 Industrial Technology Research Institute Light-emitting apparatus
US10670940B2 (en) 2016-11-30 2020-06-02 Industrial Technology Research Institute Display panel and sensing display panel

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2007025692A (ja) * 2005-07-19 2007-02-01 Samsung Electronics Co Ltd 偏光子、その製造方法、及びこれを有する表示装置
WO2011089646A1 (fr) * 2010-01-21 2011-07-28 株式会社 東芝 Substrat avec couche de filtre d'interférence et dispositif d'affichage le comprenant
JP2013117700A (ja) * 2011-12-05 2013-06-13 Sharp Corp 液晶表示装置
JP2014175393A (ja) * 2013-03-07 2014-09-22 Nichia Chem Ind Ltd 発光装置
US20140340620A1 (en) * 2013-05-15 2014-11-20 Boe Technology Group Co., Ltd. Color filter, method for producing the same, and display apparatus

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2007025692A (ja) * 2005-07-19 2007-02-01 Samsung Electronics Co Ltd 偏光子、その製造方法、及びこれを有する表示装置
WO2011089646A1 (fr) * 2010-01-21 2011-07-28 株式会社 東芝 Substrat avec couche de filtre d'interférence et dispositif d'affichage le comprenant
JP2013117700A (ja) * 2011-12-05 2013-06-13 Sharp Corp 液晶表示装置
JP2014175393A (ja) * 2013-03-07 2014-09-22 Nichia Chem Ind Ltd 発光装置
US20140340620A1 (en) * 2013-05-15 2014-11-20 Boe Technology Group Co., Ltd. Color filter, method for producing the same, and display apparatus

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI649598B (zh) * 2016-11-30 2019-02-01 財團法人工業技術研究院 顯示面板以及感測顯示面板
US10510976B2 (en) 2016-11-30 2019-12-17 Industrial Technology Research Institute Light-emitting apparatus
US10670940B2 (en) 2016-11-30 2020-06-02 Industrial Technology Research Institute Display panel and sensing display panel

Also Published As

Publication number Publication date
JPWO2016162778A1 (ja) 2018-02-01

Similar Documents

Publication Publication Date Title
JP6445214B1 (ja) 半導体装置
JP7178448B2 (ja) 半導体装置
JP6310194B2 (ja) 半導体装置
JP2024009865A (ja) 表示装置
JP7191190B2 (ja) 半導体装置
US20220208796A1 (en) Transistor and method for manufacturing the same
JP2022069455A (ja) 半導体装置
KR20230121931A (ko) 반도체 장치
JP2016027388A (ja) 表示装置及び電子機器
US20180025918A1 (en) Method for manufacturing transistor and display device
JP2019197897A (ja) 半導体装置
JP2017112374A (ja) トランジスタ、半導体装置、および電子機器
JP2024012439A (ja) 半導体装置
US9941475B2 (en) Method for manufacturing display device and method for manufacturing electronic device
JP2017224813A (ja) トランジスタ
WO2016162778A1 (fr) Dispositif d'affichage et équipement électronique
JP2020115659A (ja) 半導体装置
JP2017204637A (ja) トランジスタおよびその作製方法
JP2018005206A (ja) 半導体装置および電子機器
WO2017085598A1 (fr) Dispositif à semi-conducteurs et dispositif électronique
JP2016157881A (ja) 半導体装置およびその作製方法
JP2016173571A (ja) 液晶表示装置および電子機器
JP7494274B2 (ja) 半導体装置
JP2017033924A (ja) 表示装置の作製方法、および電子機器の作製方法

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 16776195

Country of ref document: EP

Kind code of ref document: A1

ENP Entry into the national phase

Ref document number: 2017510793

Country of ref document: JP

Kind code of ref document: A

NENP Non-entry into the national phase

Ref country code: DE

122 Ep: pct application non-entry in european phase

Ref document number: 16776195

Country of ref document: EP

Kind code of ref document: A1