WO1998015159A1 - Verfahren zur bildung von mindestens zwei verdrahtungsebenen auf elektrisch isolierenden unterlagen - Google Patents
Verfahren zur bildung von mindestens zwei verdrahtungsebenen auf elektrisch isolierenden unterlagen Download PDFInfo
- Publication number
- WO1998015159A1 WO1998015159A1 PCT/EP1997/005366 EP9705366W WO9815159A1 WO 1998015159 A1 WO1998015159 A1 WO 1998015159A1 EP 9705366 W EP9705366 W EP 9705366W WO 9815159 A1 WO9815159 A1 WO 9815159A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- metallization
- dielectric layer
- wiring
- blind holes
- vel
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4644—Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/02—Apparatus or processes for manufacturing printed circuits in which the conductive material is applied to the surface of the insulating support and is thereafter removed from such areas of the surface which are not intended for current conducting or shielding
- H05K3/027—Apparatus or processes for manufacturing printed circuits in which the conductive material is applied to the surface of the insulating support and is thereafter removed from such areas of the surface which are not intended for current conducting or shielding the conductive material being removed by irradiation, e.g. by photons, alpha or beta particles
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/02—Apparatus or processes for manufacturing printed circuits in which the conductive material is applied to the surface of the insulating support and is thereafter removed from such areas of the surface which are not intended for current conducting or shielding
- H05K3/06—Apparatus or processes for manufacturing printed circuits in which the conductive material is applied to the surface of the insulating support and is thereafter removed from such areas of the surface which are not intended for current conducting or shielding the conductive material being removed chemically or electrolytically, e.g. by photo-etch process
- H05K3/061—Etching masks
- H05K3/062—Etching masks consisting of metals or alloys or metallic inorganic compounds
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/03—Metal processing
- H05K2203/0353—Making conductive layer thin, e.g. by etching
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/0011—Working of insulating substrates or insulating layers
- H05K3/0017—Etching of the substrate by chemical or physical means
- H05K3/0026—Etching of the substrate by chemical or physical means by laser ablation
- H05K3/0032—Etching of the substrate by chemical or physical means by laser ablation of organic insulating material
- H05K3/0035—Etching of the substrate by chemical or physical means by laser ablation of organic insulating material of blind holes, i.e. having a metal layer at the bottom
Definitions
- EP-A-0 062 300 discloses a method for producing printed circuit boards in which a metallic etching resist layer applied to the entire surface of a metal layer is selectively removed again by means of a laser beam and the conductor pattern can be structured by etching off the metal layer thus exposed.
- the overlying etching resist layer must also be completely removed beforehand.
- this removal of the etching resist layer which is carried out with a laser beam, is complex and time-consuming. This is particularly true when the conductor tracks are relatively far apart and the areas of the etching resist layer to be removed with the laser are thus relatively large.
- the individual wiring levels are directly connected to one another by means of so-called vias.
- the miniaturization of the printed circuit boards is limited, among other things, by the space requirement of these vias.
- the space requirement is determined by the area that must be kept free for the through-connection in the wiring level and by the length of the through-connection.
- the length of the plated-through hole extends between the wiring levels to be connected, possibly through the entire thickness of the printed circuit board.
- the plated-through holes can also extend through the entire thickness of prefabricated intermediate laminates within the multilayer printed circuit board.
- SLC method S_urface Laminar Circuit
- a first wiring level is generated.
- a dielectric layer made of a photosensitive epoxy resin is then applied to this first wiring level by screen printing or by curtain casting.
- Blind holes are then produced in the dielectric layer by photolithographic means by exposure and development.
- the second wiring level is produced by photolithographic structuring of the deposited copper layer.
- photosensitive dielectric layers and copper layers can then be used to produce further wiring levels.
- the invention is based on the problem of creating a simple and economical method for forming at least two wiring levels on electrically insulating substrates, which method is also particularly suitable for the construction of multi-chip modules.
- the invention is based on the knowledge that the use of laser technology results in considerable advantages over the conventional methods both for structuring the conductor patterns in the wiring planes and for making blind holes in the dielectric layers.
- clean room requirements are at most minimal.
- the use of photomasks and corresponding air conditioning systems can be completely dispensed with.
- the depth of field also allows of the laser, the processing of uneven surfaces, ie the planarization requirements that apply to normal lithography are not applicable to the method according to the invention.
- unevenness in the component connection layer which can be caused by blind holes underneath, do not lead to any difficulties.
- the desired structure and drilling fineness can be achieved by using modern laser systems and specific systems at high processing speeds under economic conditions.
- the laser structuring of the individual metallizations to form the wiring planes can be carried out according to claim 1 by direct structuring of the metallizations or according to claim 8 by structuring etch resist layers and subsequent etching.
- direct structuring the metallization can be completely removed down to the underlying layer or a thin residual layer can remain, which is then subsequently removed by differential etching.
- FIGS. 1 to 13 show, in a highly simplified schematic representation, different process stages in the formation of three wiring levels on an electrically insulating base, the individual wiring levels being generated in each case by laser structuring of an etching resist layer and subsequent etching.
- FIG. 14 also shows, in a highly simplified schematic representation, a section through a multi-chip module produced by the method according to the invention.
- FIGS. 15 to 27 show, in a highly simplified schematic representation, different process stages in the formation of three wiring levels on an electrically insulating base, the individual wiring levels each being generated by direct laser structuring of the respective metallizations.
- FIGS. 28 to 39 show, in a highly simplified schematic representation, different process stages in the formation of three wiring levels on an electrically insulating base, the individual wiring levels each being generated by an incomplete laser structuring of the respective metallizations and the thin residual layers remaining in the area of the structuring the metallizations are removed by differential etching.
- FIG. 1 shows an electrically insulating base U on which a first metallization M1 and a first etching resist layer AR1 are applied in succession.
- the base U can also be a laminate or a conventionally produced multilayer printed circuit board.
- the first metallization Ml is applied to the substrate U by chemical and galvanic deposition of copper.
- the first etching resist layer AR1 is applied to the first metallization M1 by chemical deposition of tin.
- the first etching resist layer AR1 is then removed again according to FIG. 2 by means of laser radiation LSI in the areas immediately adjacent to the later conductor pattern of a first wiring level to be produced.
- the areas of the first metallization M1 exposed by the laser ablation according to FIG. 2 are then etched away according to FIG. 3 up to the surface of the base U. This structuring process creates the already mentioned first wiring level VE1.
- the conductor tracks of the first wiring level VE1 are designated LBl, while the constant width of these conductor tracks LBl is designated B1.
- the distance between the individual conductor tracks LBl is labeled AI.
- a dielectric layer DE1 is then applied to the first wiring level VE1 according to FIG. 4, for example by curtain casting.
- the thickness of this dielectric layer DE1 above the conductor tracks LB1 is denoted by s.
- blind holes SL1 are made in the first dielectric layer DE1 by means of laser radiation LS2, wherein the dielectric material is removed up to the conductor tracks LB1 of the first wiring level VE1.
- the diameters of these blind holes SLl are denoted by Dl.
- a second metallization M2 is then applied to the surface of the first dielectric layer DE1 and the walls of the blind holes SL1.
- the second metallization M2 is again applied by chemical and galvanic deposition of copper.
- a second etching resist layer AR2 is then applied to the second metallization M2. This second etching resist layer AR2 is again applied here by chemical deposition of tin.
- the second etching resist layer AR2 is then removed again by means of laser radiation LSI in the regions immediately adjacent to the later conductor pattern of a second wiring level to be produced.
- the areas of the second metallization M2 exposed by the laser ablation according to FIG. 7 are then etched off to the surface of the first dielectric layer DE1. According to FIG. 8, the second wiring level VE2 already mentioned arises during this structuring process. The conductor tracks of this second wiring level VE2 are included
- Designated LB2 The width of these conductor tracks LB2 is designated B2, while the distance between two conductor tracks LB2 is designated A2.
- a second dielectric layer DE2 is then applied to the second wiring level VE2 shown in FIG. According to FIG. 10, blind holes SL2 are then introduced into the second dielectric layer DE2 at the locations provided for through-contacts by means of laser radiation LS2.
- a third metallization M3 is then applied to the surface of the second dielectric layer DE2 and the walls of the blind holes SL2, as shown in FIG. 11.
- the third metallization M3 is again generated by the chemical and galvanic deposition of copper.
- a third etching resist layer AR3 is then applied to the third metallization M3.
- the third etching resist layer AR3 is again applied by the chemical deposition of tin.
- the third etching resist layer AR3 is removed again by means of laser radiation LSI in the areas immediately adjacent to the later conductor pattern of a third wiring level to be produced.
- the areas of the third metallization M3 exposed by the laser removal according to FIG. 12 are then etched off to the surface of the second dielectric layer DE2.
- the third wiring level VE3 already mentioned arises during this structuring process.
- the conductor tracks of the third wiring level VE3 are designated LB3.
- the width of the conductor tracks LB3 is denoted by B3, while the distance between the conductor tracks LB3 is denoted by A3.
- the individual conductor tracks run in the same direction. In fact, however, the conductor tracks can also cross over. For example, it is conceivable that the conductor tracks LB1 and LB3 of the wiring planes VE1 and VE3 run perpendicular to the drawing plane, while the conductor tracks LB2 of the second wiring plane VE2 run parallel to the drawing plane.
- a diode-pumped Nd-YAG laser is used for the laser structuring of the individual wiring layer.
- a frequency-tripled Nd-YAG laser is used to make the blind holes in the dielectric layers.
- FIG. 14 shows a highly simplified schematic representation of a multi-chip module structure in section.
- This multi-chip module referred to below as MCM, is based on an electrically insulating base material 1, which may also be provided with resistance structures and / or capacitor structures.
- On top of the base material 1 are a wiring level 2 with conductor tracks in the X direction, a dielectric layer 3, a wiring layer 4 with conductor tracks in the Y direction, a dielectric layer 5, a wiring layer 6 designed as a module connection layer, and a dielectric layer 7 educated.
- the dielectric layer 7 structured by means of laser radiation fulfills the task of a solder resist which, with the exception of the component connections, covers the entire wiring level 6.
- the production of the wiring level 2, 4 and 6 on the base material 1, including the plated-through holes which cannot be seen in FIG. 14, is carried out analogously to the method steps described with reference to FIGS. 1 to 13.
- the wiring levels 8 and 10 Downward on the base material 1 there are one wiring level 8 provided for the voltage supply, a dielectric layer 9 and a wiring level 10 connected to ground are formed.
- the wiring levels 8 and 10 are designed as coarse structures in conventional technology.
- the wiring levels 8 and 10 are designed as large copper areas with holes for plated-through holes.
- the vias of the wiring level 8 and 10 to the wiring levels 4 and 6 are made with mechanically drilled holes, the diameter of these holes being 0.3 to 0.4 mm.
- the laser processing per MCM is carried out with positioning points or optical adjustment marks for each MCM.
- You no longer work with utility reference points since a large-scale positioning setting of several MCMs combined into one utility would lead to inaccurate positioning and coarser structures or to low wiring densities.
- the maximum area for the laser structuring is 50 mm x 50 mm. limits.
- the processing can be in use, but laser processing of strips or strip material is preferred.
- FIGS. 15 to 27 show different process stages of a first variant of the process described with reference to FIGS. 1 to 13.
- the first metallization M1 is then removed in accordance with FIG. 16 by means of laser radiation LSI in the areas immediately adjacent to the later conductor pattern of a first wiring level to be generated.
- the laser ablation according to FIG. 16 creates the first wiring level VE1 according to FIG. Analogously to FIG. 3, the conductor tracks of the first wiring level VEl are labeled LBl, while the constant width of these conductor tracks LBl is labeled B1.
- the following process steps, which can be seen from FIGS. 18 to 20, correspond to the process steps described with reference to FIGS. 4 to 6, but there is no application of an etching resist layer to the second metallization M2.
- the second metallization M2 is removed again by means of laser radiation LSI in the areas immediately adjacent to the later conductor pattern of a second wiring level to be generated.
- the laser ablation according to FIG. 21 creates the second wiring level VE2 according to FIG. Analogously to FIG. 8, the conductor tracks of the second wiring level VE2 are designated LB2.
- the width of these conductor tracks LB2 is designated B2, while the distance between two conductor tracks LB2 is designated A2.
- the following process steps, which can be seen from FIGS. 23 to 25, correspond to the process steps described with reference to FIGS. 9 to 11, but there is no application of an etching resist layer to the third metallization M3.
- the third metallization M3 is removed again by means of laser radiation LSI in the areas immediately adjacent to the later conductor pattern of a third wiring level to be generated.
- the laser ablation according to FIG. 26 results in the third wiring level VE3 according to FIG. 27.
- the conductor tracks of the third wiring level VE3 are labeled LB3.
- the width of the conductor tracks LB3 is denoted by B3, while the distance between the conductor tracks LB3 is denoted by A3.
- FIGS. 28 to 39 show different process stages of a second variant of the process described with reference to FIGS. 1 to 13.
- the second variant differs from the first variant in that, according to FIG. 28, when structuring the first metallization Ml by means of laser radiation LSI, the metal is only removed up to just above the surface of the base U. The remaining thin residual layer RS1 is then removed by differential etching up to the surface of the substrate U, the first wiring level VE1 being produced according to FIG. In the case of the differential etches, the entire structure shown in FIG. 28 is immersed in an etching solution which not only attacks the residual layer RS1, but also the rest of the metallization M1. Since the residual layer RS1 is very thin and the etching time is correspondingly short, the etching attack on the rest of the metallization Ml no disadvantage
- the second metallization M2 is only removed by laser radiation LSI up to just above the surface of the dielectric layer DE1.
- the remaining thin residual layer RS2 is then removed by differential etching up to the surface of the dielectric layer DE1, the second wiring level VE2 being formed in accordance with FIG.
- the third metallization M3 is only removed by laser radiation LSI up to just above the surface of the second dielectric layer DE2.
- the remaining thin residual layer RS3 is then removed by differential etching up to the surface of the dielectric layer DE2, the third wiring level VE3 being formed in accordance with FIG. 39.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Metallurgy (AREA)
- Manufacturing Of Printed Circuit Boards (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
- Design And Manufacture Of Integrated Circuits (AREA)
Abstract
Description
Claims
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP10516228A JP2000503484A (ja) | 1996-09-30 | 1997-09-30 | 電気絶縁支持体上に少なくとも2つの配線面を形成する方法 |
AT97909337T ATE193966T1 (de) | 1996-09-30 | 1997-09-30 | Verfahren zur bildung von mindestens zwei verdrahtungsebenen auf elektrisch isolierenden unterlagen |
EP97909337A EP0931439B1 (de) | 1996-09-30 | 1997-09-30 | Verfahren zur bildung von mindestens zwei verdrahtungsebenen auf elektrisch isolierenden unterlagen |
DE59701896T DE59701896D1 (de) | 1996-09-30 | 1997-09-30 | Verfahren zur bildung von mindestens zwei verdrahtungsebenen auf elektrisch isolierenden unterlagen |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
DE19640430 | 1996-09-30 | ||
DE19640430.4 | 1996-09-30 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO1998015159A1 true WO1998015159A1 (de) | 1998-04-09 |
Family
ID=7807531
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/EP1997/005366 WO1998015159A1 (de) | 1996-09-30 | 1997-09-30 | Verfahren zur bildung von mindestens zwei verdrahtungsebenen auf elektrisch isolierenden unterlagen |
Country Status (6)
Country | Link |
---|---|
EP (1) | EP0931439B1 (de) |
JP (1) | JP2000503484A (de) |
KR (1) | KR100353311B1 (de) |
AT (1) | ATE193966T1 (de) |
DE (1) | DE59701896D1 (de) |
WO (1) | WO1998015159A1 (de) |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2002065822A1 (de) * | 2001-02-12 | 2002-08-22 | Siemens Aktiengesellschaft | Verfahren zur herstellung von verdrahtungen mit groben leiterstrukturen und mindestens einem bereich mit feinen leiterstrukturen |
WO2012148332A1 (en) * | 2011-04-29 | 2012-11-01 | Telefonaktiebolaget L M Ericsson (Publ) | Manufacturing method for printed circuit boards |
CN111163582A (zh) * | 2020-01-02 | 2020-05-15 | 上海航天电子通讯设备研究所 | 一种基于激光纳米加工技术的垂直互连基板及其制造方法 |
DE102020209767A1 (de) | 2020-08-03 | 2022-02-03 | Gebr. Schmid Gmbh | Verfahren zur Leiterplattenherstellung |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE10307309B4 (de) | 2003-02-20 | 2007-06-14 | Hitachi Via Mechanics, Ltd., Ebina | Vorrichtung und Verfahren zur Bearbeitung von elektrischen Schaltungssubstraten mittels Laser |
Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE3732249A1 (de) * | 1987-09-24 | 1989-04-13 | Siemens Ag | Verfahren zur herstellung von dreidimensionalen leiterplatten |
US4894115A (en) * | 1989-02-14 | 1990-01-16 | General Electric Company | Laser beam scanning method for forming via holes in polymer materials |
EP0361192A2 (de) * | 1988-09-29 | 1990-04-04 | Siemens Aktiengesellschaft | Verfahren zur Herstellung von Leiterplatten |
EP0415336A2 (de) * | 1989-08-31 | 1991-03-06 | Matsushita Electric Industrial Co., Ltd. | Verfahren zur Herstellung eines Substrates für Dickschichtschaltkreise |
DE4103834A1 (de) * | 1991-02-08 | 1992-08-13 | Lpkf Cad Cam Systeme Gmbh | Verfahren zur herstellung von leiterplatten |
EP0602258A1 (de) * | 1992-12-14 | 1994-06-22 | International Business Machines Corporation | Leiterplatten mit lokal erhöhter Verdrahtungsdichte und konischen Bohrungen sowie Herstellungsverfahren für solche Leiterplatten |
US5364493A (en) * | 1993-05-06 | 1994-11-15 | Litel Instruments | Apparatus and process for the production of fine line metal traces |
US5509553A (en) * | 1994-04-22 | 1996-04-23 | Litel Instruments | Direct etch processes for the manufacture of high density multichip modules |
-
1997
- 1997-09-30 AT AT97909337T patent/ATE193966T1/de not_active IP Right Cessation
- 1997-09-30 JP JP10516228A patent/JP2000503484A/ja active Pending
- 1997-09-30 DE DE59701896T patent/DE59701896D1/de not_active Expired - Fee Related
- 1997-09-30 EP EP97909337A patent/EP0931439B1/de not_active Expired - Lifetime
- 1997-09-30 KR KR1019997002757A patent/KR100353311B1/ko not_active IP Right Cessation
- 1997-09-30 WO PCT/EP1997/005366 patent/WO1998015159A1/de active IP Right Grant
Patent Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE3732249A1 (de) * | 1987-09-24 | 1989-04-13 | Siemens Ag | Verfahren zur herstellung von dreidimensionalen leiterplatten |
EP0361192A2 (de) * | 1988-09-29 | 1990-04-04 | Siemens Aktiengesellschaft | Verfahren zur Herstellung von Leiterplatten |
US4894115A (en) * | 1989-02-14 | 1990-01-16 | General Electric Company | Laser beam scanning method for forming via holes in polymer materials |
EP0415336A2 (de) * | 1989-08-31 | 1991-03-06 | Matsushita Electric Industrial Co., Ltd. | Verfahren zur Herstellung eines Substrates für Dickschichtschaltkreise |
DE4103834A1 (de) * | 1991-02-08 | 1992-08-13 | Lpkf Cad Cam Systeme Gmbh | Verfahren zur herstellung von leiterplatten |
EP0602258A1 (de) * | 1992-12-14 | 1994-06-22 | International Business Machines Corporation | Leiterplatten mit lokal erhöhter Verdrahtungsdichte und konischen Bohrungen sowie Herstellungsverfahren für solche Leiterplatten |
US5364493A (en) * | 1993-05-06 | 1994-11-15 | Litel Instruments | Apparatus and process for the production of fine line metal traces |
US5509553A (en) * | 1994-04-22 | 1996-04-23 | Litel Instruments | Direct etch processes for the manufacture of high density multichip modules |
Non-Patent Citations (1)
Title |
---|
J. KICKELHAIN: "Mikrostrukturierung mittels Lasertechnik", SMD-MAGAZIN, no. 3/4, 1990, pages 38 - 40, XP000351835 * |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2002065822A1 (de) * | 2001-02-12 | 2002-08-22 | Siemens Aktiengesellschaft | Verfahren zur herstellung von verdrahtungen mit groben leiterstrukturen und mindestens einem bereich mit feinen leiterstrukturen |
WO2012148332A1 (en) * | 2011-04-29 | 2012-11-01 | Telefonaktiebolaget L M Ericsson (Publ) | Manufacturing method for printed circuit boards |
CN111163582A (zh) * | 2020-01-02 | 2020-05-15 | 上海航天电子通讯设备研究所 | 一种基于激光纳米加工技术的垂直互连基板及其制造方法 |
DE102020209767A1 (de) | 2020-08-03 | 2022-02-03 | Gebr. Schmid Gmbh | Verfahren zur Leiterplattenherstellung |
Also Published As
Publication number | Publication date |
---|---|
KR100353311B1 (ko) | 2002-09-18 |
EP0931439B1 (de) | 2000-06-14 |
DE59701896D1 (de) | 2000-07-20 |
JP2000503484A (ja) | 2000-03-21 |
ATE193966T1 (de) | 2000-06-15 |
KR20000048771A (ko) | 2000-07-25 |
EP0931439A1 (de) | 1999-07-28 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
DE69111890T2 (de) | Verfahren zur Herstellung einer Mehrschichtleiterplatte. | |
DE69218344T2 (de) | Herstellungsverfahren für eine gedruckte Schaltung | |
DE602005001932T2 (de) | Verfahren zur herstellung eines schaltungsträgers und verwendung des verfahrens | |
DE112006003613B4 (de) | Verfahren zur Herstellung einer Leiterplatte unter Verwendung der lasergestützten Metallisierung und Strukturierung eines Substrats | |
DE69133409T2 (de) | Verfahren zur Herstellung von Mehrschichtstrukturen | |
DE69012444T2 (de) | Excimer-induzierte flexible Zusammenschaltungsstruktur. | |
DE112011101132T5 (de) | Verbessertes Rückbohren von mehrlagigen Schaltkreisplatinen | |
DE19645854A1 (de) | Verfahren zur Herstellung von Leiterplatten | |
DE102006050890A1 (de) | Verfahren zur Herstellung einer gedruckten Leiterplatte mit kontaktsteglosem Kontaktloch | |
EP0168509B1 (de) | Herstellung von Verbindungslöchern in Kunstoffplatten und Anwendung des Verfahrens | |
EP0166105B1 (de) | Flexible Leiterplatte und Verfahren zu ihrer Herstellung | |
EP1169893B1 (de) | Verfahren zum einbringen von durchkontaktierungslöchern in ein beidseitig mit metallschichten versehenes, elektrisch isolierendes basismaterial | |
EP0584386A1 (de) | Leiterplatte und Herstellungsverfahren für Leiterplatten | |
DE3544539C2 (de) | Halbleiteranordnung mit Metallisierungsmuster verschiedener Schichtdicke sowie Verfahren zu deren Herstellung | |
DE112020001296T5 (de) | Fräsen von flexfolie mit zwei leitenden schichten von beiden seiten | |
DE69911902T2 (de) | Verfahren zur Herstellung einer gedruckten Schaltung | |
DE69005225T2 (de) | Verfahren zur Herstellung von einem mehrschichtigen Leitungsnetz einer Verbindungsplatte für mindestens eine höchstintegrierte Schaltung. | |
EP1097616B1 (de) | Verfahren zur herstellung von leiterplatten mit groben leiterstrukturen und mindestens einem bereich mit feinen leiterstrukturen | |
EP0931439B1 (de) | Verfahren zur bildung von mindestens zwei verdrahtungsebenen auf elektrisch isolierenden unterlagen | |
EP0602258B1 (de) | Leiterplatten mit lokal erhöhter Verdrahtungsdichte und konischen Bohrungen sowie Herstellungsverfahren für solche Leiterplatten | |
DE69931551T2 (de) | Verfahren zur Herstellung einer mit elektroplattiertem Sackloch versehenen mehrschichtigen Leiterplatte | |
EP1703781A1 (de) | Verfahren zum Herstellen eines elektrischen Verbindungselementes, sowie Verbindungselement | |
DE102009023629B4 (de) | Leiterplatte und Herstellungsverfahren | |
DE60005354T2 (de) | Leiterplattenherstellung | |
DE1937508A1 (de) | Verfahren zur Herstellung eines mit elektrischen Leitungsbahnen und/oder elektrischen Durchkontaktierungen versehenen Isolierstofftraegers |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): JP KR US |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): AT BE CH DE DK ES FI FR GB GR IE IT LU MC NL PT SE |
|
DFPE | Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101) | ||
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWE | Wipo information: entry into national phase |
Ref document number: 1997909337 Country of ref document: EP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 09269693 Country of ref document: US Ref document number: 1019997002757 Country of ref document: KR |
|
WWP | Wipo information: published in national office |
Ref document number: 1997909337 Country of ref document: EP |
|
WWG | Wipo information: grant in national office |
Ref document number: 1997909337 Country of ref document: EP |
|
WWP | Wipo information: published in national office |
Ref document number: 1019997002757 Country of ref document: KR |
|
WWG | Wipo information: grant in national office |
Ref document number: 1019997002757 Country of ref document: KR |