USRE31652E - Method of producing a semiconductor device - Google Patents

Method of producing a semiconductor device Download PDF

Info

Publication number
USRE31652E
USRE31652E US06/527,498 US52749883A USRE31652E US RE31652 E USRE31652 E US RE31652E US 52749883 A US52749883 A US 52749883A US RE31652 E USRE31652 E US RE31652E
Authority
US
United States
Prior art keywords
layer
epitaxial layer
epitaxial
isolation region
region
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US06/527,498
Inventor
Osamu Hataishi
Yoshinobu Momma
Ryoji Abe
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Fujitsu Ltd
Original Assignee
Fujitsu Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Fujitsu Ltd filed Critical Fujitsu Ltd
Application granted granted Critical
Publication of USRE31652E publication Critical patent/USRE31652E/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components

Definitions

  • the present invention relates to a method for producing a semiconductor device comprising at least one semiconductor element and an isolation region which are formed in an epitaxial layer formed on a semiconductor substrate. More particularly, the present invention relates to a method for forming both a silicon oxide layer which lies on and around the semiconductor element, and an isolation region which lies around the semiconductor element and has an opposite conductivity type to that of the epitaxial layer.
  • a semiconductor integrated circuit is produced by forming semiconductor elements, such as transistors, and passive elements, such as diffused resistors, in an epitaxial layer formed on a silicon semiconductor substrate, generally, after a silicon oxide layer is formed as a protecting layer on the surface of the integrated circuit, connecting lines of a conductor, such as aluminum, are formed on the silicon oxide layer.
  • a silicon oxide layer is formed as a protecting layer on the surface of the integrated circuit
  • connecting lines of a conductor, such as aluminum are formed on the silicon oxide layer.
  • the above-mentioned silicon oxide layer is made thick.
  • an isolation region between the semiconductor elements is formed by introducing impurities having an opposite conductivity type to that of the epitaxial layer into a predetermined portion of the epitaxial layer.
  • a semiconductor element e.g. an npn-type bipolar transistor of an integrated circuit is illustrated in the schematic sectional view of FIG. 1.
  • Such a bipolar transistor is illustrated in FIG. 2 of U.S. Pat. No. 3,911,471.
  • reference numerals 1, 2, 2' and 3 indicate a p-type silicon substrate, an n-type silicon epitaxial layer, an isolated region and an n-type buried layer, respectively.
  • the electrical resistance of the epitaxial layer 2 is high and, consequently, the breakdown voltage between the collector and the base of the bipolar transistor is high.
  • the buried layer 3 can reduce the series resistance of the collector.
  • Reference numerals 4, 5, 6 and 7 indicate a p-type base region, an n-type emitter region, an n-type collector connecting region and an isolation region, respectively. These regions 4, 5, 6 and 7 are formed in the epitaxial layer 2. Since the isolation region 7 has the opposite conductivity type to that of the epitaxial layer and surrounds the isolated region 2', it is possible to electrically isolate the bipolar transistor from other transistors and passive elements (not shown).
  • Reference numerals 8, 8A through 8C, 9, 10 and 11 indicate a silicon oxide layer, thick portions of the silicon oxide layer, a collector electrode, a base electrode and an emitter electrode, respectively.
  • the thick portions 8A, 8B and 8C of the silicon oxide layer 8 decrease the parasitic capacitance between the epitaxial layer and the connecting lines of the electrodes 9, 10 and 11. According to FIG. 1 the thick portions of the silicon oxide layer are separated, but the thick portions may be combined in a manner not shown in FIG. 1.
  • the bipolar transistor illustrated in FIG. 1 is produced in the following manner.
  • the starting material is a p-type silicon semiconductor substrate 1.
  • N-type impurities are introduced into a predetermined portion of the silicon substrate 1 by ion-implantation or thermal diffusion to form a buried layer 3.
  • An n-type silicon epitaxial layer 2 is formed on the silicon substrate 1 by epitaxial growth and, at the same time, some impurities diffuse out of the buried layer 3 into the epitaxial layer 2, so that the buried layer 3 expands up to a broken line in FIG. 2.
  • a silicon nitride layer serving as an anti-oxidation masking layer is formed on the epitaxial layer 2 by chemical vapor deposition and, then, is selectively removed by photoetching, so that portions 12A, 12B and 12C of the silicon nitride layer remain, as illustrated in FIG. 2. If desired, a thin oxide layer may be provided under the silicon nitride layer.
  • the semiconductor body comprising the silicon substrate 1 and the silicon epitaxial layer 2 is thermally oxidized at 1000° C. for approximately 2 hours. Since the silicon nitride layer portions 12A, 12B and 12C serve as an anti-oxidation mask during the oxidation period, a silicon dioxide (SiO 2 ) layer 13 having a thickness of approximately 700 nm is formed, as illustrated in FIG. 3.
  • SiO 2 silicon dioxide
  • the formed silicon dioxide layer 13 is removed by etching to expose a portion of the epitaxial layer 2. Then, the semiconductor body is also thermally oxidized at 1000° C. for approximately 8 hours to form a thick silicon dioxide layer 14 having a thickness of approximately 1.4 ⁇ m, as illustrated in FIG. 4.
  • a photoresist layer (not shown) is applied on the entire surface and, then, a portion of the resist layer which lies on the silicon nitride layer portion 12A is removed.
  • P-type impurities are introduced through the silicon nitride layer portion 12A into the epitaxial layer 2 by ion-implantation to form a high concentration region 15 of p-type impurities, as illustrated in FIG. 5.
  • another photoresist layer is applied onto the entire surface, and then, a portion of the resist layer which lies on the silicon nitride layer portion 12B is removed.
  • N-type impurities are introduced through the silicon nitride layer portion 12B into a portion of the epitaxial layer 2 by ion-implantation to form a high concentration region 16 of n-type impurities, as illustrated in FIG. 5.
  • the obtained semiconductor body is heated at 1100° C. for approximately 1 hour, whereby the p-type impurities in the high concentration regions 15 diffuse into the epitaxial layer 2 and arrive at the silicon substrate 1 to form an isolation region 7 for isolating semiconductor elements from each other and, at the same time, the n-type impurities in the high concentration region 16 diffuse and arrive at the buried layer 3 to form a collector connecting region 6, as illustrated in FIG. 6.
  • the remaining silicon nitride layer portions 12A, 12B and 12C are removed to expose portions of the epitaxial layer 2.
  • the obtained semiconductor body is thermally oxidized at 900° C. for approximately 30 minutes to form a thin silicon dioxide layer 8, having a thickness of approximately 50 nm, on the surfaces of the exposed portions of the epitaxial layer including the isolation region 7 and the collector connecting region 6, as illustrated in FIG. 7.
  • a patterned photo resist layer 17 is formed on the thin and thick silicon dioxide layers 8 and 14, as illustrated in FIG. 7.
  • P-type impurities are introduced through a portion of the thin silicon dioxide layer 8 into a portion of the isolated region 2' of the epitaxial layer 2 by ion-implantation to form a high concentration region 18 of the p-type impurities.
  • the obtained semiconductor body is annealed by heating at 1000° C. for approximately 10 minutes, whereby the impurities in the high concentration region 18 diffuse to a predetermined depth in the epitaxial layer 2, so that a base region 5 is formed, as illustrated in FIG. 8. Then, N-type impurities are introduced into a portion of the base region 5 by ion-implantation subsequent to etching of a portion of the thin silicon dioxide layer lying on the base region 5 by photoetching. An annealing treatment is carried out at 1000° C. for approximately 20 minutes to form an emitter region 4, as illustrated in FIG. 1.
  • Openings for the collector electrode 9 and for the base electrode 11 are formed in the thin silicon dioxide layer above the collector connecting region 6 and the base region 5, respectively, by photoetching, as illustrated in FIG. 1. Finally, a conductor layer of aluminum is formed on the entire surface by vapor deposition and, then, is selectively removed by photoetching to form the collector, base and emitter electrodes 9, 11 and 10, respectively. In the above described manner, an npn-type bipolar transistor isolated from other elements is produced, as illustrated in FIG. 1.
  • the thick silicon dioxide layer 14 (FIG. 4) is formed prior to the introduction of impurities into the epitaxial layer 2, a portion of the epitaxial layer lying under the silicon nitride layer portions 12A, 12B and 12C is oxidized into silicon dioxide. Namely, a portion of the thick silicon dioxide layer 14 enters under the silicon nitride layer portions to form a so-called bird's beak, as illustrated in FIG. 4. Since the bird's beak of silicon dioxide prevents the impurities from entering into the epitaxial layer 2, for example, in order to form the isolation region 7 having a width of 1 ⁇ m, it is necessary to make the width of the silicon nitride layer portion 12A approximately 3 ⁇ m.
  • the width of the silicon nitride layer portion 12A increases, on the one hand, its area increases, and on the other hand, the area for semiconductor elements and passive elements of the integrated circuit decreases. Therefore, it is difficult to increase the degree of integration of the semiconductor elements and the passive elements in the integrated circuit.
  • the method comprises the step of forming the thick silicon dioxide layer, and the step of diffusing the impurities for forming the isolation region and the collector connecting region, namely, a heat-treatment is carried out at least two times.
  • a heat-treatment is carried out at least two times.
  • the present invention is based on recognition of the fact that (1), in a case where impurities are introduced into the epitaxial layer prior to the step of forming a thick oxide layer by thermal oxidation, an integrated circuit design (i.e. the shapes and dimensions of the semiconductor elements, the passive elements and the isolation region) can be determined without having to take into consideration a bird's beak of the thick oxide layer, and that (2) a formation step of the thick oxide layer and a formation step of the isolation region can be carried out in one heat treatment.
  • an integrated circuit design i.e. the shapes and dimensions of the semiconductor elements, the passive elements and the isolation region
  • a method of producing a semiconductor device comprising at least one semiconductor element and an isolation region, which are formed in an epitaxial layer formed on a semiconductor substrate having a buried layer, comprises the steps of:
  • FIG. 1 is a schematic sectional view of a prior art bipolar transistor of an integrated circuit
  • FIGS. 2 through 8 are schematic sectional views of the bipolar transistor of FIG. 1 in intermediate stages of production in accordance with prior art techniques
  • FIGS. 9 through 13 are schematic sectional views of a bipolar transistor in intermediate stages of production in accordance with an embodiment A of the present invention.
  • FIGS. 14 and 15 are schematic sectional views of a bipolar transistor in intermediate stages of production in accordance with an embodiment B of the present invention.
  • FIGS. 16 and 17 are schematic sectional views of a bipolar transistor in intermediate stages of production in accordance with the embodiment C of the present invention.
  • FIGS. 18 and 19 are schematic sectional views of a bipolar transistor in intermediate stages of production in accordance with an embodiment D of the present invention.
  • FIGS. 20 through 22 are scematic sectional views of a bipolar transistor in intermediate stages of production in accordance with combinations of the other embodiments;
  • FIG. 23 is a schematic sectional view of a bipolar transistor in an intermediate stage of production in accordance with a variant combination of the embodiments;
  • the starting material is a p-type silicon semiconductor substrate 21.
  • N-type impurities e.g. antimony
  • n + -type buried layer 22 is formed on the silicon substrate 21 and, at the same time, some n-type impurities diffuse out of the buried layer 22 into the epitaxial layer 23, so that the buried layer 22 expands up to a broken line in FIG. 9.
  • a silicon nitride layer having a thickness of approximately 50 nm and serving as an anti-oxidation masking layer is formed on the epitaxial layer 23 by chemical vapor deposition, and then, is selectively removed by photoetching so that portions 24A, 24B and 24C of the silicon nitride layer remain, as illustrated in FIG. 9.
  • the semiconductor body comprising the silicon substrate 21 and the epitaxial layer 23 is heated at 1000° C., for approximately 2 hours, in an oxidizing atmosphere.
  • the portion of the epitaxial layer 23 which is not covered by the silicon nitride layer portions 24A, 24B and 24C is oxidized to form a thin silicon dioxide layer 25 having a thickness of approximately 700 nm, as illustrated in FIG. 10.
  • a photo resist layer 26 is applied on the entire surfaces of the silicon nitride layer portions 24A, 24B and 24C, and the thin silicon dioxide layer 25, and then, is selectively etched to remove a portion of it which lies on the silicon nitride layer portion 24A, as illustrated in FIG. 11.
  • P-type impurities e.g. boron
  • F-type impurities are introduced through the silicon nitride layer portion 24A into the epitaxial layer 23 by ion-implantation to form a high concentration region 27 (FIG. 11) of p-type impurities.
  • N-type impurities e.g. phosphorus
  • FOG. 12 high concentration region 29
  • the obtained semiconductor body is heated at 1000° C., for approximately 6 hours, in the oxidizing atmosphere.
  • the heat-treatment i.e. a thermal oxidation treatment
  • the thickness of the thin silicon dioxide layer 25 increases to form a thick silicon dioxide layer 30 having a thickness of approximately 1.4 ⁇ m
  • the p-type impurities in the high concentration region 27 diffuse into the epitaxial layer 23 and arrive at the silicon substrate 21 to form an isolation region 31
  • the n-type impurities in the high concentration region 29 diffuse and arrive at the buried layer 22 to form a collector connecting region 32, as illustrated in FIG. 13.
  • the formation of the thick silicon dioxide layer, the isolation region and the collector connecting region are simultaneously carried out, the number of heat-treatments is decreased as compared with the above-mentioned prior art method of producing a semiconductor device. Therefore, the decrease in the breakdown voltage between the collector and the base caused by diffusing the n-type impurities out of the buried layer into the epitaxial layer is smaller than in the prior art.
  • a base region, an emitter region, a collector electrode, a base electrode, an emitter electrode and a required thin silicon dioxide layer are formed in the same manner as in the above-mentioned prior art method.
  • the silicon nitride layer portions 24A, 24B and 24C serve as a mask, and the etching depth is approximately 300 nm.
  • the etching of the epitaxial layer can be carried out by a plasma etching process.
  • a photoresist layer (not shown) is applied onto the silicon nitride layer subsequent to formation of the silicon nitride layer and, then, is exposed and developed.
  • the exposed portion of the silicon nitride layer and the portion of the epitaxial layer thereunder can be etched by plasma. Then, the obtained semiconductor body is treated in the same manner as in method of the embodiment A to obtain the semiconductor body in the state illustrated in FIG. 15.
  • the difference between the levels of the surface of the thick silicon dioxide layer 30 (FIG. 15) and the surface of the epitaxial layer 23 (FIG. 15) is smaller as compared with that of the semiconductor body in the state illustrated in FIG. 13, in the case of the embodiment A.
  • the silicon nitride layer portion 24A can be etched as illustrated in FIG. 16. Therefore, the p-type impurities can be directly introduced into an exposed portion of the epitaxial layer 23.
  • the procedure for producing a semiconductor device in this embodiment, except for the above-mentioned etching step is same as that of the embodiment A.
  • the semiconductor body in the state illustrated in FIG. 17 is obtained.
  • a portion of the thick silicon dioxide layer 29 is formed on the isolation region 31, whereby the parasitic capacitance between a connecting line and the isolation region can be decreased.
  • the thin silicon dioxide layer 25 (FIG. 12) can be etched by an aqueous solution of hydrofluoric acid, as illustrated in FIG. 18. Then, the obtained semiconductor body is heated under the same conditions as those of the heating step of the embodiment A, so that an exposed portion of the epitaxial layer 23 is oxidized to form a thick silicon dioxide layer 33 having a thickness of approximately 1.4 ⁇ m, as illustrated in FIG. 19. At the same time, the isolation region 31 and the collector connecting region 32 are formed. Since the surfaces of the epitaxial layer 23 and the thick silicon dioxide layer 33 are almost flat, it is possible to produce a planar type bipolar transistor.
  • the semiconductor body in the state illustrated in FIG. 20 is obtained.
  • the semiconductor body in the state illustrated in FIG. 21 is obtained.
  • the semiconductor body in the state illustrated in FIG. 21 is also obtained via the state illustrated in FIG. 22.
  • the above-mentioned combinations of the embodiments can further include the step of etching a portion of the epitaxial layer corresponding to the isolation region subsequent to the step of etching the silicon nitride layer portion of the embodiment C. As a result, the semiconductor body in the state illustrated in FIG. 23 is obtained.
  • a photo etching technique i.e. photo lithography
  • an electron beam lithography, an ion beam lithography or an X-ray lithography may be used.
  • the punch through phenomenon after occurs, when a depletion layer extending from the base region-exitaxial layer interface into the isolated region 2' (FIG. 1) is joined to a depletion layer extending from the isolation region-epitaxial layer interface into the isolated region 2'.
  • the punch through phenomenon generates an undesirable leakage current.
  • n-type impurities a dose of 5 ⁇ 10 12 atoms/cm 2 at an energy of 60 KeV
  • n-type impurities a dose of 5 ⁇ 10 12 atoms/cm 2 at an energy of 60 KeV

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Bipolar Transistors (AREA)
  • Element Separation (AREA)
  • Local Oxidation Of Silicon (AREA)

Abstract

In a case where a semiconductor device is produced comprising at least one semiconductor element, an isolation region surrounding the semiconductor element and a thick silicon oxide layer lying on and around the semiconductor element, the thick oxide layer is formed by thermally-oxidizing the epitaxial layer having a buried layer and, at the same time, the isolation region is formed in the epitaxial layer by heating for thermal oxidation. Prior to a step of introducing impurities into the epitaxial layer, a patterned thin silicon oxide layer is formed. This thin silicon oxide layer is varied into the thick oxide layer by the thermal-oxidation treatment.

Description

BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to a method for producing a semiconductor device comprising at least one semiconductor element and an isolation region which are formed in an epitaxial layer formed on a semiconductor substrate. More particularly, the present invention relates to a method for forming both a silicon oxide layer which lies on and around the semiconductor element, and an isolation region which lies around the semiconductor element and has an opposite conductivity type to that of the epitaxial layer.
2. Description of the Prior Art
In a case where a semiconductor integrated circuit is produced by forming semiconductor elements, such as transistors, and passive elements, such as diffused resistors, in an epitaxial layer formed on a silicon semiconductor substrate, generally, after a silicon oxide layer is formed as a protecting layer on the surface of the integrated circuit, connecting lines of a conductor, such as aluminum, are formed on the silicon oxide layer. In this case, in order to decrease the parasitic capacity between the epitaxial layer and the aluminum connecting lines, the above-mentioned silicon oxide layer is made thick. Furthermore, in order to prevent a so-called parasitic effect from occuring between the semiconductor elements, an isolation region between the semiconductor elements is formed by introducing impurities having an opposite conductivity type to that of the epitaxial layer into a predetermined portion of the epitaxial layer.
A semiconductor element (e.g. an npn-type bipolar transistor) of an integrated circuit is illustrated in the schematic sectional view of FIG. 1. Such a bipolar transistor is illustrated in FIG. 2 of U.S. Pat. No. 3,911,471. In FIG. 1, reference numerals 1, 2, 2' and 3 indicate a p-type silicon substrate, an n-type silicon epitaxial layer, an isolated region and an n-type buried layer, respectively. The electrical resistance of the epitaxial layer 2 is high and, consequently, the breakdown voltage between the collector and the base of the bipolar transistor is high. The buried layer 3 can reduce the series resistance of the collector. Reference numerals 4, 5, 6 and 7 indicate a p-type base region, an n-type emitter region, an n-type collector connecting region and an isolation region, respectively. These regions 4, 5, 6 and 7 are formed in the epitaxial layer 2. Since the isolation region 7 has the opposite conductivity type to that of the epitaxial layer and surrounds the isolated region 2', it is possible to electrically isolate the bipolar transistor from other transistors and passive elements (not shown). Reference numerals 8, 8A through 8C, 9, 10 and 11 indicate a silicon oxide layer, thick portions of the silicon oxide layer, a collector electrode, a base electrode and an emitter electrode, respectively. The thick portions 8A, 8B and 8C of the silicon oxide layer 8 decrease the parasitic capacitance between the epitaxial layer and the connecting lines of the electrodes 9, 10 and 11. According to FIG. 1 the thick portions of the silicon oxide layer are separated, but the thick portions may be combined in a manner not shown in FIG. 1.
The bipolar transistor illustrated in FIG. 1 is produced in the following manner. Referring to FIG. 2, the starting material is a p-type silicon semiconductor substrate 1. N-type impurities are introduced into a predetermined portion of the silicon substrate 1 by ion-implantation or thermal diffusion to form a buried layer 3. An n-type silicon epitaxial layer 2 is formed on the silicon substrate 1 by epitaxial growth and, at the same time, some impurities diffuse out of the buried layer 3 into the epitaxial layer 2, so that the buried layer 3 expands up to a broken line in FIG. 2. A silicon nitride layer serving as an anti-oxidation masking layer is formed on the epitaxial layer 2 by chemical vapor deposition and, then, is selectively removed by photoetching, so that portions 12A, 12B and 12C of the silicon nitride layer remain, as illustrated in FIG. 2. If desired, a thin oxide layer may be provided under the silicon nitride layer.
Next, the semiconductor body comprising the silicon substrate 1 and the silicon epitaxial layer 2 is thermally oxidized at 1000° C. for approximately 2 hours. Since the silicon nitride layer portions 12A, 12B and 12C serve as an anti-oxidation mask during the oxidation period, a silicon dioxide (SiO2) layer 13 having a thickness of approximately 700 nm is formed, as illustrated in FIG. 3.
The formed silicon dioxide layer 13 is removed by etching to expose a portion of the epitaxial layer 2. Then, the semiconductor body is also thermally oxidized at 1000° C. for approximately 8 hours to form a thick silicon dioxide layer 14 having a thickness of approximately 1.4 μm, as illustrated in FIG. 4.
Next, a photoresist layer (not shown) is applied on the entire surface and, then, a portion of the resist layer which lies on the silicon nitride layer portion 12A is removed. P-type impurities are introduced through the silicon nitride layer portion 12A into the epitaxial layer 2 by ion-implantation to form a high concentration region 15 of p-type impurities, as illustrated in FIG. 5. After the applied resist layer is removed, another photoresist layer is applied onto the entire surface, and then, a portion of the resist layer which lies on the silicon nitride layer portion 12B is removed. N-type impurities are introduced through the silicon nitride layer portion 12B into a portion of the epitaxial layer 2 by ion-implantation to form a high concentration region 16 of n-type impurities, as illustrated in FIG. 5.
The obtained semiconductor body is heated at 1100° C. for approximately 1 hour, whereby the p-type impurities in the high concentration regions 15 diffuse into the epitaxial layer 2 and arrive at the silicon substrate 1 to form an isolation region 7 for isolating semiconductor elements from each other and, at the same time, the n-type impurities in the high concentration region 16 diffuse and arrive at the buried layer 3 to form a collector connecting region 6, as illustrated in FIG. 6.
Next, the remaining silicon nitride layer portions 12A, 12B and 12C are removed to expose portions of the epitaxial layer 2. The obtained semiconductor body is thermally oxidized at 900° C. for approximately 30 minutes to form a thin silicon dioxide layer 8, having a thickness of approximately 50 nm, on the surfaces of the exposed portions of the epitaxial layer including the isolation region 7 and the collector connecting region 6, as illustrated in FIG. 7. A patterned photo resist layer 17 is formed on the thin and thick silicon dioxide layers 8 and 14, as illustrated in FIG. 7. P-type impurities are introduced through a portion of the thin silicon dioxide layer 8 into a portion of the isolated region 2' of the epitaxial layer 2 by ion-implantation to form a high concentration region 18 of the p-type impurities.
The obtained semiconductor body is annealed by heating at 1000° C. for approximately 10 minutes, whereby the impurities in the high concentration region 18 diffuse to a predetermined depth in the epitaxial layer 2, so that a base region 5 is formed, as illustrated in FIG. 8. Then, N-type impurities are introduced into a portion of the base region 5 by ion-implantation subsequent to etching of a portion of the thin silicon dioxide layer lying on the base region 5 by photoetching. An annealing treatment is carried out at 1000° C. for approximately 20 minutes to form an emitter region 4, as illustrated in FIG. 1.
Openings for the collector electrode 9 and for the base electrode 11 are formed in the thin silicon dioxide layer above the collector connecting region 6 and the base region 5, respectively, by photoetching, as illustrated in FIG. 1. Finally, a conductor layer of aluminum is formed on the entire surface by vapor deposition and, then, is selectively removed by photoetching to form the collector, base and emitter electrodes 9, 11 and 10, respectively. In the above described manner, an npn-type bipolar transistor isolated from other elements is produced, as illustrated in FIG. 1.
However, when the thick silicon dioxide layer 14 (FIG. 4) is formed prior to the introduction of impurities into the epitaxial layer 2, a portion of the epitaxial layer lying under the silicon nitride layer portions 12A, 12B and 12C is oxidized into silicon dioxide. Namely, a portion of the thick silicon dioxide layer 14 enters under the silicon nitride layer portions to form a so-called bird's beak, as illustrated in FIG. 4. Since the bird's beak of silicon dioxide prevents the impurities from entering into the epitaxial layer 2, for example, in order to form the isolation region 7 having a width of 1 μm, it is necessary to make the width of the silicon nitride layer portion 12A approximately 3 μm. As the width of the silicon nitride layer portion 12A increases, on the one hand, its area increases, and on the other hand, the area for semiconductor elements and passive elements of the integrated circuit decreases. Therefore, it is difficult to increase the degree of integration of the semiconductor elements and the passive elements in the integrated circuit.
Furthermore, according to the above-mentioned production method, the method comprises the step of forming the thick silicon dioxide layer, and the step of diffusing the impurities for forming the isolation region and the collector connecting region, namely, a heat-treatment is carried out at least two times. When the heat-treatment is repeated, the impurities in the buried layer diffuse upward in the epitaxial layer. As the result of this, the breakdown voltage between the collector and the emitter decreases.
SUMMARY OF THE INVENTION
It is an object of the present invention to increase the degree of integration of semiconductor elements and passive elements in an integrated circuit over that of the prior art and to prevent the breakdown voltage between the collector and the base of a bipolar transistor from decreasing, by providing an improved method for producing a semiconductor device comprising at least one semiconductor element and an isolation region which are formed in an epitaxial layer formed on a semiconductor substrate.
The present invention is based on recognition of the fact that (1), in a case where impurities are introduced into the epitaxial layer prior to the step of forming a thick oxide layer by thermal oxidation, an integrated circuit design (i.e. the shapes and dimensions of the semiconductor elements, the passive elements and the isolation region) can be determined without having to take into consideration a bird's beak of the thick oxide layer, and that (2) a formation step of the thick oxide layer and a formation step of the isolation region can be carried out in one heat treatment.
According to the present invention, a method of producing a semiconductor device comprising at least one semiconductor element and an isolation region, which are formed in an epitaxial layer formed on a semiconductor substrate having a buried layer, comprises the steps of:
forming an anti-oxidation masking layer on the epitaxial layer;
selectively removing the masking layer by photoetching to expose portions of the epitaxial layer;
thermally oxidizing the exposed portions of the epitaxial layer to form a thin oxide layer;
forming a patterned resist layer;
introducing impurities into a predetermined portion of the epitaxial layer which is covered by the masking layer and is not under the resist layer;
removing the patterned resist layer; and
thermally oxidizing the epitaxial layer by using the remaining anti-oxidation masking layer as a mask to form a thick oxide layer, at the same time the introduced impurities are diffused into the epitaxial layer to form the isolation region.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 is a schematic sectional view of a prior art bipolar transistor of an integrated circuit;
FIGS. 2 through 8 are schematic sectional views of the bipolar transistor of FIG. 1 in intermediate stages of production in accordance with prior art techniques;
FIGS. 9 through 13 are schematic sectional views of a bipolar transistor in intermediate stages of production in accordance with an embodiment A of the present invention;
FIGS. 14 and 15 are schematic sectional views of a bipolar transistor in intermediate stages of production in accordance with an embodiment B of the present invention;
FIGS. 16 and 17 are schematic sectional views of a bipolar transistor in intermediate stages of production in accordance with the embodiment C of the present invention;
FIGS. 18 and 19 are schematic sectional views of a bipolar transistor in intermediate stages of production in accordance with an embodiment D of the present invention;
FIGS. 20 through 22 are scematic sectional views of a bipolar transistor in intermediate stages of production in accordance with combinations of the other embodiments;
FIG. 23 is a schematic sectional view of a bipolar transistor in an intermediate stage of production in accordance with a variant combination of the embodiments;
DESCRIPTION OF THE PREFERRED EMBODIMENTS
The present invention will now be explained in detail by the following embodiments A through D with reference to the drawings.
Embodiment A
Referring to FIG. 9, the starting material is a p-type silicon semiconductor substrate 21. N-type impurities (e.g. antimony) are introduced into a predetermined portion of the silicon substrate 21 to form an n+ -type buried layer 22. An n-type silicon epitaxial layer 23, having a high resistance, is formed on the silicon substrate 21 and, at the same time, some n-type impurities diffuse out of the buried layer 22 into the epitaxial layer 23, so that the buried layer 22 expands up to a broken line in FIG. 9. A silicon nitride layer having a thickness of approximately 50 nm and serving as an anti-oxidation masking layer is formed on the epitaxial layer 23 by chemical vapor deposition, and then, is selectively removed by photoetching so that portions 24A, 24B and 24C of the silicon nitride layer remain, as illustrated in FIG. 9.
Next, the semiconductor body comprising the silicon substrate 21 and the epitaxial layer 23 is heated at 1000° C., for approximately 2 hours, in an oxidizing atmosphere. As the result, the portion of the epitaxial layer 23 which is not covered by the silicon nitride layer portions 24A, 24B and 24C is oxidized to form a thin silicon dioxide layer 25 having a thickness of approximately 700 nm, as illustrated in FIG. 10.
A photo resist layer 26 is applied on the entire surfaces of the silicon nitride layer portions 24A, 24B and 24C, and the thin silicon dioxide layer 25, and then, is selectively etched to remove a portion of it which lies on the silicon nitride layer portion 24A, as illustrated in FIG. 11. P-type impurities (e.g. boron) are introduced through the silicon nitride layer portion 24A into the epitaxial layer 23 by ion-implantation to form a high concentration region 27 (FIG. 11) of p-type impurities.
After the photo resist layer 26 is removed, another photo resist layer 28 is applied onto the entire surfaces of the layer portions 24A, 24B and 24C, and the layer 25, and then, is selectively etched to remove a portion of it which lies on the silicon nitride layer portion 24B, as illustrated in FIG. 12. N-type impurities (e.g. phosphorus) are introduced through the silicon nitride layer 24B into the epitaxial layer 23 by ion-implantation to form a high concentration region 29 (FIG. 12) of n-type impurities. The photo resist layer 28 is then removed.
Next, the obtained semiconductor body is heated at 1000° C., for approximately 6 hours, in the oxidizing atmosphere. As a result of the heat-treatment, i.e. a thermal oxidation treatment, the thickness of the thin silicon dioxide layer 25 increases to form a thick silicon dioxide layer 30 having a thickness of approximately 1.4 μm, the p-type impurities in the high concentration region 27 diffuse into the epitaxial layer 23 and arrive at the silicon substrate 21 to form an isolation region 31 and, simultaneously, the n-type impurities in the high concentration region 29 diffuse and arrive at the buried layer 22 to form a collector connecting region 32, as illustrated in FIG. 13.
Thus, since the formation of the thick silicon dioxide layer, the isolation region and the collector connecting region are simultaneously carried out, the number of heat-treatments is decreased as compared with the above-mentioned prior art method of producing a semiconductor device. Therefore, the decrease in the breakdown voltage between the collector and the base caused by diffusing the n-type impurities out of the buried layer into the epitaxial layer is smaller than in the prior art.
In order to complete a bipolar transistor, a base region, an emitter region, a collector electrode, a base electrode, an emitter electrode and a required thin silicon dioxide layer are formed in the same manner as in the above-mentioned prior art method.
Embodiment B
Prior to the step of forming the thin silicon dioxide layer 25 (FIG. 10) of the embodiment A of the present invention, a portion of the epitaxial layer 23 can be etched by an etchant (e.g., HF:HNO3 AgNO3 =5:40:1), as illustrated in FIG. 14. In this case, the silicon nitride layer portions 24A, 24B and 24C serve as a mask, and the etching depth is approximately 300 nm. Furthermore, the etching of the epitaxial layer can be carried out by a plasma etching process. In this case, a photoresist layer (not shown) is applied onto the silicon nitride layer subsequent to formation of the silicon nitride layer and, then, is exposed and developed. Since all of the silicon nitride layer, except for its portions 24A, 24B and 24C, is exposed, the exposed portion of the silicon nitride layer and the portion of the epitaxial layer thereunder can be etched by plasma. Then, the obtained semiconductor body is treated in the same manner as in method of the embodiment A to obtain the semiconductor body in the state illustrated in FIG. 15.
The difference between the levels of the surface of the thick silicon dioxide layer 30 (FIG. 15) and the surface of the epitaxial layer 23 (FIG. 15) is smaller as compared with that of the semiconductor body in the state illustrated in FIG. 13, in the case of the embodiment A.
Embodiment C
Subsequent to the step of forming the photoresist layer 26 (FIG. 11) and prior to the step of introducing the impurities of the embodiment A, the silicon nitride layer portion 24A can be etched as illustrated in FIG. 16. Therefore, the p-type impurities can be directly introduced into an exposed portion of the epitaxial layer 23. The procedure for producing a semiconductor device in this embodiment, except for the above-mentioned etching step is same as that of the embodiment A. As the result, the semiconductor body in the state illustrated in FIG. 17 is obtained. A portion of the thick silicon dioxide layer 29 is formed on the isolation region 31, whereby the parasitic capacitance between a connecting line and the isolation region can be decreased.
Embodiment D
Subsequent to the step of removing the photo resist 28 (FIG. 12) of the embodiment A, the thin silicon dioxide layer 25 (FIG. 12) can be etched by an aqueous solution of hydrofluoric acid, as illustrated in FIG. 18. Then, the obtained semiconductor body is heated under the same conditions as those of the heating step of the embodiment A, so that an exposed portion of the epitaxial layer 23 is oxidized to form a thick silicon dioxide layer 33 having a thickness of approximately 1.4 μm, as illustrated in FIG. 19. At the same time, the isolation region 31 and the collector connecting region 32 are formed. Since the surfaces of the epitaxial layer 23 and the thick silicon dioxide layer 33 are almost flat, it is possible to produce a planar type bipolar transistor.
Furthermore, it is possible to combine the above-mentioned embodiments B, C and D. For example, a combination of the embodiments B and C and a combination of the embodiments C and D can be carried out. In a case where the embodiments B and C are combined, subsequent to the step of forming the high concentration region 27 and prior to the step of forming the photo resist layer 28 of the embodiment A, the semiconductor body in the state illustrated in FIG. 20 is obtained. As a result, after the thermal oxidation for the thick silicon dioxide layer 30 is carried out, the semiconductor body in the state illustrated in FIG. 21 is obtained. In a case where the embodiments C and D are combined, the semiconductor body in the state illustrated in FIG. 21 is also obtained via the state illustrated in FIG. 22. The above-mentioned combinations of the embodiments can further include the step of etching a portion of the epitaxial layer corresponding to the isolation region subsequent to the step of etching the silicon nitride layer portion of the embodiment C. As a result, the semiconductor body in the state illustrated in FIG. 23 is obtained.
In the embodiment A, a photo etching technique (i.e. photo lithography) is used, but an electron beam lithography, an ion beam lithography or an X-ray lithography may be used.
Furthermore, in a case where the length of the thick silicon dioxide portion 8C (FIG. 1), namely, the distance between the isolation region 7 and the base region 4 (FIG. 1) is 2 μm and below, the punch through phenomenon after occurs, when a depletion layer extending from the base region-exitaxial layer interface into the isolated region 2' (FIG. 1) is joined to a depletion layer extending from the isolation region-epitaxial layer interface into the isolated region 2'. The punch through phenomenon generates an undesirable leakage current. In order to prevent the punch through phenomenon from occurring, it is preferable to introduce n-type impurities (a dose of 5×1012 atoms/cm2 at an energy of 60 KeV) into a portion of the epitaxial layer 2 lying under the silicon dioxide layer portion 8C by ion-implantation prior to the step of forming the thick silicon dioxide layer portion 8C.
It will be obvious that the present invention is not restricted to the above-mentioned embodiments, and that many variations are possible for those skilled in the art without departing from the scope of the present invention. For example, it is possible to produce a pnp-type bipolar transistor instead of the npn-type bipolar transistor. An anti-oxidation masking layer may be made of silicon carbide instead of silicon nitride.

Claims (6)

We claim:
1. A method of producing a semiconductor device comprising at least one bipolar transistor and an isolation region which are formed in an epitaxial layer formed on a semiconductor substrate having a buried layer, said method comprising, in sequence, the steps of:
forming an anti-oxidation masking layer on said epitaxial layer,
selectively removing said masking layer by etching to expose portions of said epitaxial layer,
thermally oxidizing said exposed portions of the epitaxial layer to form a thin oxide layer,
introducing a first impurity into a first predetermined portion of said epitaxial layer corresponding to said isolation region by using a first patterned resist layer as a mask,
introducing a second impurity through said masking layer into a second predetermined portion of said epitaxial layer corresponding to a collector-connecting-region of the bipolar transistor by using a second patterned resist layer as a mask,
thermally oxidizing said epitaxial layer by using the remaining anti-oxidation masking layer as to mask to form a thick oxide layer, while at the same time diffusing said introduced first and second impurities into said epitaxial layer to form said isolation region and said collector-connecting-region coming into contact with said buried layer, respectively, and
forming a base region and an emitter region of the bipolar transistor in a portion of said epitaxial layer above said buried layer.
2. The method of claim 1, wherein said substrate has the conductivity type of said first impurity type.
3. The method of claim 1 or 2, comprising the step of etching said exposed portions of the epitaxial layer prior to the formation of the thin oxide layer.
4. The method of claim 1 or 2, wherein said first impurity for said isolation region is introduced through a selected remaining portion of said masking layer.
5. The method of claim 1 or 2, wherein said first impurity for said isolation region is directly introduced into the respective portion of said epitaxial layer, after a portion of said masking layer on said respective portion of the epitaxial layer is removed by etching by using said first resist layer as a mask.
6. The method of claim 1 or 2, comprising the step of removing said thin oxide layer prior to said forming of the thick oxide layer and subsequent to said introducing of said second impurity. .Iadd. 7. A method of producing a semiconductor device comprising at least one semiconductor element and an isolation region, which are formed in an epitaxial layer formed on a semiconductor substrate having a buried layer, comprising the steps of;
forming an anti-oxidation masking layer on the epitaxial layer;
selectively removing the masking layer by etching to uncover portions of the epitaxial layer;
thermal-oxidizing the exposed portions of the epitaxial layer to form a thin oxide layer;
forming a patterned resist layer to selectively cover said masking layer;
introducing impurities into a predetermined portion of the epitaxial layer which is not under the resist layer;
removing the patterned resist layer; and
thermal-oxidizing the epitaxial layer by using the remaining anti-oxidation masking layer as a mask to form a thick oxide layer, at the same item the introduced impurities are diffused into the epitaxial layer to form the isolation region. .Iaddend.
US06/527,498 1979-05-31 1983-08-29 Method of producing a semiconductor device Expired - Lifetime USRE31652E (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP54/67611 1979-05-31
JP54067611A JPS588139B2 (en) 1979-05-31 1979-05-31 Manufacturing method of semiconductor device

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US06/155,122 Reissue US4343080A (en) 1979-05-31 1980-05-30 Method of producing a semiconductor device

Publications (1)

Publication Number Publication Date
USRE31652E true USRE31652E (en) 1984-08-28

Family

ID=13349908

Family Applications (2)

Application Number Title Priority Date Filing Date
US06/155,122 Expired - Lifetime US4343080A (en) 1979-05-31 1980-05-30 Method of producing a semiconductor device
US06/527,498 Expired - Lifetime USRE31652E (en) 1979-05-31 1983-08-29 Method of producing a semiconductor device

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US06/155,122 Expired - Lifetime US4343080A (en) 1979-05-31 1980-05-30 Method of producing a semiconductor device

Country Status (2)

Country Link
US (2) US4343080A (en)
JP (1) JPS588139B2 (en)

Families Citing this family (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS57194572A (en) * 1981-05-27 1982-11-30 Clarion Co Ltd Semiconductor device and manufacture thereof
JPS5835939A (en) * 1981-08-28 1983-03-02 Fujitsu Ltd Manufacture of semiconductor device
JPS5856434A (en) * 1981-09-30 1983-04-04 Fujitsu Ltd Manufacture of semiconductor device
JPS5863640U (en) * 1981-10-19 1983-04-28 ユ−ザツク電子工業株式会社 Computer system workstation
JPS5871641A (en) * 1981-10-23 1983-04-28 Fujitsu Ltd Manufacture of semiconductor device
JPS60111466A (en) * 1983-11-22 1985-06-17 Shindengen Electric Mfg Co Ltd Manufacture of semiconductor device
JPS6181653A (en) * 1984-09-28 1986-04-25 Nec Corp Self matching dielectric isolation method of semiconductor device
US4721682A (en) * 1985-09-25 1988-01-26 Monolithic Memories, Inc. Isolation and substrate connection for a bipolar integrated circuit
US4722908A (en) * 1986-08-28 1988-02-02 Fairchild Semiconductor Corporation Fabrication of a bipolar transistor with a polysilicon ribbon
US4839302A (en) * 1986-10-13 1989-06-13 Matsushita Electric Industrial Co., Ltd. Method for fabricating bipolar semiconductor device
JP2746289B2 (en) * 1989-09-09 1998-05-06 忠弘 大見 Device manufacturing method, semiconductor device and manufacturing method thereof
US5399515A (en) * 1993-07-12 1995-03-21 Motorola, Inc. Method of fabricating a silicon carbide vertical MOSFET and device
US5702959A (en) * 1995-05-31 1997-12-30 Texas Instruments Incorporated Method for making an isolated vertical transistor
DE69734871D1 (en) * 1997-05-30 2006-01-19 St Microelectronics Srl A method of making a germanium-implanted bipolar heterojunction transistor
US20070131985A1 (en) * 2005-11-29 2007-06-14 Kazunori Fujita Semiconductor device and method for manufacturing the same
CN113394160B (en) * 2021-05-14 2023-04-04 上海华力集成电路制造有限公司 Method for manufacturing semiconductor device

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3783047A (en) * 1971-03-17 1974-01-01 Philips Corp Method of manufacturing a semiconductor device and semiconductor device manufactured by using such a method
US3911471A (en) * 1972-12-29 1975-10-07 Philips Corp Semiconductor device and method of manufacturing same
US3920483A (en) * 1974-11-25 1975-11-18 Ibm Method of ion implantation through a photoresist mask

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3783047A (en) * 1971-03-17 1974-01-01 Philips Corp Method of manufacturing a semiconductor device and semiconductor device manufactured by using such a method
US3911471A (en) * 1972-12-29 1975-10-07 Philips Corp Semiconductor device and method of manufacturing same
US3920483A (en) * 1974-11-25 1975-11-18 Ibm Method of ion implantation through a photoresist mask

Also Published As

Publication number Publication date
JPS588139B2 (en) 1983-02-14
JPS55160444A (en) 1980-12-13
US4343080A (en) 1982-08-10

Similar Documents

Publication Publication Date Title
USRE31652E (en) Method of producing a semiconductor device
JPH05347383A (en) Manufacture of integrated circuit
JPH0697665B2 (en) Method of manufacturing integrated circuit structure
US4191595A (en) Method of manufacturing PN junctions in a semiconductor region to reach an isolation layer without exposing the semiconductor region surface
US4376664A (en) Method of producing a semiconductor device
US3972754A (en) Method for forming dielectric isolation in integrated circuits
JPS62290173A (en) Manufacture of semiconductor integrated circuit device
EP0076147B1 (en) Method of producing a semiconductor device comprising an isolation region
EP0020144B1 (en) Method of producing a semiconductor device
US4469535A (en) Method of fabricating semiconductor integrated circuit devices
JPH0450747B2 (en)
JP3877459B2 (en) Manufacturing method of semiconductor device
JPS57134956A (en) Manufacture of semiconductor integrated circuit
JPH07249636A (en) Semiconductor device and manufacture thereof
JP2745946B2 (en) Method for manufacturing semiconductor integrated circuit
JP2915040B2 (en) Method for manufacturing semiconductor device
JPS6037614B2 (en) Manufacturing method of semiconductor device
JP2594697B2 (en) Method for manufacturing semiconductor device
JPH05243249A (en) Manufacture of bipolar transistor
JPH01238058A (en) Manufacture of high-speed bipolar transistor
JPH0258781B2 (en)
JPH036844A (en) Manufacture of semiconductor integrated circuit
JPS6239538B2 (en)
JPH04152531A (en) Manufacture of semiconductor device
JPH03101251A (en) Manufacture of semiconductor device