US5486866A - Oscillator free run frequency setting by data bus control - Google Patents

Oscillator free run frequency setting by data bus control Download PDF

Info

Publication number
US5486866A
US5486866A US08/264,132 US26413294A US5486866A US 5486866 A US5486866 A US 5486866A US 26413294 A US26413294 A US 26413294A US 5486866 A US5486866 A US 5486866A
Authority
US
United States
Prior art keywords
frequency
value
oscillator
alignment
control
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US08/264,132
Other languages
English (en)
Inventor
Kenneth J. Helfrich
Joseph C. Stephens
Kevin E. McClain
Brian Lee
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Technicolor USA Inc
Original Assignee
Thomson Consumer Electronics Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Thomson Consumer Electronics Inc filed Critical Thomson Consumer Electronics Inc
Priority to US08/264,132 priority Critical patent/US5486866A/en
Assigned to THOMPSON CONSUMER ELECTRONICS, INC. reassignment THOMPSON CONSUMER ELECTRONICS, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: STEPHENS, JOSEPH CURTIS, HELFRICH, KENNETH JAY, LEE, BRIAN, MCCLAIN, KEVIN EUGENE
Priority to JP15204495A priority patent/JP3540055B2/ja
Priority to BR9502858A priority patent/BR9502858A/pt
Priority to CN95109113A priority patent/CN1063900C/zh
Priority to KR1019950016606A priority patent/KR100422226B1/ko
Application granted granted Critical
Publication of US5486866A publication Critical patent/US5486866A/en
Priority to JP2004021798A priority patent/JP2004215285A/ja
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N5/00Details of television systems
    • H04N5/04Synchronising
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N5/00Details of television systems
    • H04N5/44Receiver circuitry for the reception of television signals according to analogue transmission standards
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N5/00Details of television systems
    • H04N5/04Synchronising
    • H04N5/12Devices in which the synchronising signals are only operative if a phase difference occurs between synchronising and synchronised scanning devices, e.g. flywheel synchronising
    • H04N5/126Devices in which the synchronising signals are only operative if a phase difference occurs between synchronising and synchronised scanning devices, e.g. flywheel synchronising whereby the synchronisation signal indirectly commands a frequency generator

Definitions

  • This invention relates to a video display, and in particular to adjustment of a free running frequency of a sync pulse generator.
  • An existing NTSC television receiver is controlled by a microcomputer which communicates with various receiver subsystems via a data bus.
  • the receiver design may include a multi function integrated circuit which provides most of the sub-subsystems required in an NTSC TV receiver.
  • To facilitate the display signals other than those conforming to the NTSC synchronizing standard may involve the use of a multi-standard sync generator.
  • the multi-standard sync generator may be interfaced to the existing IC sub-subsystems for signal extraction, and signal reinsertion.
  • cost and device availability may preclude the use of additional bus controllable multi-standard integrated circuits.
  • the design should utilize the same test fixtures and retain the same automated, computer controlled set up and alignment capability employed for the basic single standard chassis.
  • An existing multifunction integrated circuit sync generator is designed for NTSC synchronizing standard operation and as such, without an input sync signal, the sync generator defaults to nominal NTSC sync parameters. Under the same no signal conditions a multi-standard sync generator defaults to nominal sync parameters of, for example, a 625 line 50 Hz standard. The cost/design constrains result in an inevitable interconnection between the two sync generation systems which coexist satisfactorily when externally synchronized. However, with no input sync signal, the two sync generator default standards are substantially different, resulting in spurious signal generation and difficulty in determining and setting the free running frequency of the NTSC only generator.
  • a method for free running frequency alignment of a first oscillator in a video display having a sync generator comprises the first oscillator having a first frequency and a second oscillator having a second frequency.
  • the first oscillator is phase modulated by the second oscillator which has a free running frequency different from a standard frequency.
  • the free running frequency of the first oscillator is to be controllably aligned to the standard frequency by a method comprising the steps of applying a frequency determining initial control value to the first oscillator and measuring an average free running frequency responsive to the initial control value.
  • An absolute difference frequency is calculated between the average frequency and the standard frequency and a new control value is generated responsive to the difference.
  • the new control value is applied to the first oscillator for alignment with the standard frequency.
  • FIG. 1 shows a simplified block diagram of a multi standard TV receiver incorporating an inventive setup arrangement.
  • FIG. 2 is an electronic schematic drawing showing a multistandard sync generator circuit.
  • FIG. 3 is a simplified block diagram showing an interconnection between sync generators of FIG. 2.
  • FIG. 4 shows a flow chart for an inventive algorithm for average frequency measurement by the apparatus of FIG. 1.
  • FIG. 5 and 6 show a detailed flow chart for an inventive alignment method employed in the apparatus of FIG. 1.
  • FIG. 7 shows a flow chart of a further inventive setup algorithm of FIG. 1.
  • FIG. 8 shows a flow chart of another inventive setup algorithm of FIG. 1.
  • FIG. 1 is a block diagram of a TV receiver employing a microcomputer 200, for set up and control of most receiver subsystems.
  • Microcomputer 200 receives and transmits data from a bidirectional data bus 250.
  • control data is received by infra red receiver 205, from a user remote control receiver 210, and during manufacturing test and alignment, from a computer interface 215.
  • the data bus is connected to an RF tuner 220, and to a multi function NTSC TV receiver integrated circuit IC 100.
  • Integrated circuit 100 provides the following receiver sub-systems, IF amplification, video demodulation 101, video source selection 104, chrominance demodulation and decoding, audio demodulation, sync separation 105 and pulse and waveform generation (110-118) etc.
  • IC 100 depicts some of the multiple circuit functions provided therein.
  • Data bus 250 is shown for illustrative purposes, extended within IC 100 to indicate specific circuit functions controlled by data from the microcomputer 200.
  • Integrated circuit 100 contains a switch 104 which permits selection of video for display.
  • Video source selection is made by a command transmitted from remote control unit 210 to the microcomputer 200 and then via the data bus 250 to IC 100.
  • the video source may originate in the form of a base band video signal or may be received by the RF tuner 220, and input as an IF signal for demodulation by demodulator 101.
  • the selected video source is connected to a sync separator 105 which separates the synchronizing pulses from the selected video signal.
  • the separated horizontal and vertical sync are coupled to pulse generator 110.
  • the horizontal sync signal is also used as an input to phase detector 111 which controls an oscillator 112.
  • the oscillator signal is counted down by divider 113 to generate a horizontal rate signal which is coupled to phase detector 111 for phase comparison.
  • the horizontal rate signal is also coupled to a second phase control loop which generates the controlled horizontal drive signal CHD.
  • a phase shifter 116 controls the horizontal phase of a horizontal rate signal responsive to retrace pulses RT from the horizontal deflection output transformer 610.
  • delay in the deflection amplifier and coil may be compensated for in the generation of the controlled horizontal drive signal generated by MMV 117.
  • the controlled horizontal drive signal Prior to multi-standard modification the controlled horizontal drive signal was connected to a horizontal deflection amplifier 600, and switch mode run power supply 650 via transformer 610. Similarly, prior to modification, a vertical deflection signal was generated and coupled to a vertical deflection amplifier 700.
  • a sandcastle pulse signal is produced by generator 118 which sums horizontal and vertical rate blanking signals together with a burst gate pulse. Since the blanking signals are required to blank the displayed image they are derived from deflection related signals. However, the burst gate pulse is required to gate out the color burst for processing prior to display, hence it must be derived from a horizontal rate signal which is not phase controlled by the horizontal retrace pulse. Thus a horizontal rate signal from the first horizontal oscillator control loop is used to generate the burst gate pulse.
  • Divider 113 and pulse generator 110, of IC 100 are synchronized by sync separated from the selected video coupled from switch 104 of IC 100.
  • divider 113 and pulse generator 110 function by the count down method, based on divisors appropriate to the NTSC standard only.
  • deflection generation in multiple synchronizing standards is provided by a second, synchronizable multi-standard sync generator 450 of module 400.
  • oscillator 112 and pulse generator 110, of IC100 continue to be synchronized and provide various timing and pulse signals which are not specifically standard related.
  • Module 400 is coupled to the receiver chassis by a connector J1 which intercepts various signals generated by IC 100.
  • multi-standard synchronizing signals from sync generator 450 are returned to the main chassis via connector J1.
  • a detailed description of sync generator 450 is given with reference to FIGS. 2 and 3.
  • Microcomputer 200 receives and transmits data from the bidirectional data bus 250, and in addition control data is received by an infra red or IR receiver 205 from a user remote control unit 210.
  • the IR input capability of Microcomputer 200 is also utilized in addition to direct data bus connection at connector J2, for coupling setup data from computer 260.
  • IR transmission coupling is provided by computer interface 215, and is utilized during final test and setup when the receiver is complete with the back attached.
  • FIG. 1 illustrates an alignment apparatus 800, which may be used for setting the free running frequency of oscillator 112. The oscillator frequency is measured and set to a nominal center frequency via a control loop comprising frequency counter 270, computer 260, computer interface 215, connector J2, data bus 250, digital to analog converter 109 and oscillator 112.
  • the frequency of oscillator 112 is monitored at the output of monostable multivibrator 117.
  • the monitor point is depicted by probe P which is connected to the frequency counter 270.
  • the free running frequency of oscillator 112 is set to a frequency of 32 times the NTSC horizontal frequency responsive to a 5 bit data word.
  • the value of the 5 bit data word is set by computer 260, and is coupled via data bus 250.
  • the frequency setting 5 bit word is decoded from the data bus and converted by a digital to analog converter 109 into an analog frequency control signal having 32 possible values.
  • the analog output of D/A converter 109 is coupled to oscillator 112 and determines the free running frequency.
  • a second control signal from phase detector 111 provides control to synchronize oscillator 112 to the frequency of the selected video input.
  • a synchronizable multi-standard sync generator U2 is shown in FIG. 2, for example IC type TEA 2130.
  • Selected video from switch 102, of IC 100 is coupled via connector J1 to a capacitor C109 which is connected to pin 19 of sync generator IC U2.
  • the video signal is coupled to sync separator 454, of IC U2, for sync separation.
  • the horizontal sync separator employs a slicing method where sync pulses are detected at a 50% sync amplitude value determined by a capacitor C110, connected between pin 18 and ground.
  • the separated horizontal rate pulses are coupled to a phase detector 453 which comprises a first control loop to synchronize the frequency of a voltage controlled oscillator 451.
  • Oscillator 451 employs a ceramic resonator X1 which oscillates at 32 times the horizontal frequency, approximately 500 KHz. The oscillator signal and is counted down by divider 452, to produce synchronizing signals appropriate to various synchronizing standards.
  • the output from phase detector 453 is coupled to a low pass filter comprising a capacitor C108 coupled from IC U2 pin 3 to ground and a second capacitor C107 connected from pin 3 to a positive DC potential developed at the junction of a resistive divider formed by resistors R106 and R107.
  • Horizontal retrace pulses RT from horizontal output transformer 610 of horizontal deflection amplifier 600, are coupled via connector J1 to a high frequency roll off filter formed by a series resistor R24 and a shunt connected capacitor C117.
  • the filtered retrace pulses are applied to pin 13 of IC U2 to provide a horizontal phase reference for a second detector 458.
  • the phase detector 458, is coupled to a monostable multivibrator 459, which generates a horizontal drive signal HD, that is output at pin 11 of U2.
  • An internally generated reference voltage of 1.3 volts is output at pin 9 and coupled to ground via a resistor R112.
  • the reference voltage is coupled to monostable multivibrator 459, which has a timing capacitor C115 connected between pin 10 and ground.
  • the horizontal drive signal HD is phase locked to the retrace pulse RT and may be adjusted in horizontal phase by a potentiometer R116.
  • the wiper of potentiometer R116 is coupled via a low pass filter formed by a series resistor R114 and a shunt connected capacitor C113 and applied to pin 14 of U2. Potentiometer R116 develops a positive DC potential which is added to the PLL output signal for coupling to monostable multivibrator 459.
  • Multivibrator 459 generates horizontal drive signal HD, which is coupled via a series connected resistor R113 to the junction of a resistor R115 and a high frequency roll off capacitor C116.
  • the junction of capacitor C116 and resistor R115 is connected via connector J1 to deflection amplifier 600 on the main chassis.
  • FIG. 3 is a simplified block diagram depicting the free running operation of the oscillators and horizontal sync systems of IC 100 and integrated circuit U2.
  • the oscillators and horizontal rate systems of the two integrated circuits have different uses.
  • oscillator 112, divider 113 and pulse generator 110 generate various timing pulse signals which are not standards specific and thus are utilized in all operating standards.
  • the oscillator 451 and divider 452 of U2 are capable of standard specific operation and are thus used to generate deflection drive signals.
  • the selected video signal is coupled to sync separator 105 and the horizontal pulse output is applied as a reference to the phase detector 111.
  • the second input of phase detector 111 is coupled to divider 113 which divides an output signal from timing oscillator 112 by 32.
  • Oscillator 112 operates at frequency of 32 times horizontal rate thus division by 32 which yields a horizontal frequency signal for frequency locking via phase detector 111.
  • the free running frequency is set to a frequency of 32 times the NTSC horizontal frequency.
  • a data word comprising 5 bits is decoded from data bus 250 and converted by a digital to analog converter 109 into a current CTRL, which determines the free running frequency of timing oscillator 112.
  • the divided oscillator signal is also coupled to a second phase control loop comprising phase shifter 116 which is referenced to the horizontal retrace pulse RT from horizontal output transformer 610.
  • the output of phase shifter 116 is applied to monostable multivibrator 117 which generates the horizontal drive signal CHD.
  • the CHD signal depicted in FIG. 3 is shown during the free run condition when subject to spurious phase jitters OJ.
  • the horizontal drive signal CHD is used for measurement during frequency setting but is not utilized to drive horizontal deflection amplifier 600.
  • a sandcastle pulse generator 118 produces a conventional signal which includes signals indicting both horizontal and vertical blanking intervals together with a burst gating pulse.
  • the horizontal blanking pulse is derived from retrace pulse RT, and is coupled to pulse generator 118.
  • oscillator 451 free runs resulting in the horizontal deflection amplifier 600 and the retrace pulse having a nominally 625 line horizontal frequency.
  • the burst gate component of the sandcastle pulse is generated by a horizontal rate signal from divider 113 and is thus not subjected to perturbation by oscillator 451 driving phase shifter 116.
  • the sandcastle pulse is shown in FIG. 3.
  • the burst gate pulse is generated by oscillator 112 and has a nominally 525 line horizontal frequency. If the burst gate pulse in FIG. 3, is considered to be stationary, the horizontal blanking component will have and interfering component which will move past the burst gate signal, as depicted by the arrows, as a consequence of the 625 line frequency retrace signal.
  • the sync separator 454 of multi-standard sync generator U2 is coupled to the same selected video source as IC 100. Separated horizontal pulses are coupled to phase detector 453 as a frequency reference for deflection oscillator 451. The second input of phase detector 453 is coupled to divider 452 which divides the output signal of oscillator 451 by 32. Since deflection oscillator 451 operates at 32 times horizontal frequency the output from divider 453 is a horizontal rate signal. The output from the phase detector 453 is fed back to control the frequency the oscillator.
  • the oscillator has a free running frequency determined by a ceramic resonator X1 which has a frequency of 500 KHz and is not adjustable.
  • the divided oscillator signal is coupled to a second control loop formed by phase shifter 458, monostable multivibrator 459 and the horizontal deflection amplifier 600 and output transformer 610.
  • Retrace pulses RT from the output transformer are coupled as a reference signal to phase shifter 458 where the phase of the divided oscillator signal is controlled.
  • the output pulse from the phase shifter and a DC horizontal phase control voltage from potentiometer R116, are applied to monostable multivibrator 459 which generates an appropriately phased horizontal drive signal HD, for coupling to the main chassis for deflection and power supply generation.
  • both oscillators are frequency locked and generally function in synchronism.
  • free run frequency requires that the synchronizing signal be disconnected or the selected video signal be interrupted to allow the oscillator to free run.
  • the two sync generators default to their basic synchronizing standards, which for IC 100 is 525 lines 60 Hz, and 625 lines 50 Hz for IC U2.
  • Retrace pulse RT is coupled to both sync generators but is generated responsive to sync generator U2 and thus free runs at approximately 15,625 Hz.
  • a nominal NTSC horizontal frequency signal FhNTSC 15,734 Hz is phase shifted continuously by phase shifter 116 responsive to a nominal 625 line horizontal frequency of 15,625 Hz generated by U2.
  • Phase shifter 116 has a control range of a few micro seconds which may for example, represent 10% of the horizontal duration.
  • the phase shifter is driven between the extremities of the phase control range at a rate determined by the difference between the two free running frequencies.
  • the monostable multivibrator 117 output CHD depicted in FIG. 3, will exhibit spurious and quasi random phase modulation OJ, which may occur at a rate in the order of a few kilohertz.
  • the free running frequency alignment of timing oscillator 112 is performed by alignment apparatus 800 as described earlier.
  • the automated adjustment of oscillator 112 is performed by measurement of horizontal drive signal CHD, which represents the oscillator frequency divided by 32.
  • signal CHD is spuriously phase modulated by the retrace pulse derived from oscillator 451.
  • an averaging algorithm shown in FIG. 4 is employed to determine an average frequency of the perturbed signal.
  • a further algorithm, shown in FIGS. 5 and 6 is employed to calculate a control signal value required to change the free run frequency to align with a specific frequency.
  • the sandcastle pulse formed by generator 118 of IC 100 includes a burst gate pulse.
  • the burst gate pulse is derived from a horizontal rate signal which is not subject to phase modulation by phase shifter 116 and thus, is directly indicative of the frequency of oscillator 112.
  • measurement of the sandcastle burst gate pulse requires modification of the alignment fixture to probe generator 118 output SC.
  • signal processing circuitry 271 is required to extract or separate the burst gate pulse component from the interfering blanking signal components.
  • Advantageous alignment algorithms for free run frequency alignment using burst gate pulse measurement are shown in FIGS. 7 and 8.
  • the flow chart of FIG. 4 shows an advantageous averaging algorithm for determining an average frequency of the controlled horizontal drive signal CHD which is subject to random phase modulation by retrace pulses RT.
  • the averaging algorithm is initiated at the element marked START and at element 410, the frequency FN of the CHD signal is measured.
  • the frequency value is stored in memory at element 420.
  • the measurement is averaged over a number of repetitions determined by a counter which is incremented at element 430.
  • the average frequency is calculated by summing the stored values of FN and dividing the summation value by the number of values stored, for example M.
  • the measurement and calculation of average frequency FAVE requires approximately 33 milliseconds. Having calculated the average frequency FAVE the algorithm ends at element END.
  • FIGS. 5 and 6 form a flow chart illustrating various functions to be performed, for example by alignment apparatus 800, to set the free run frequency of oscillator 112 of IC 100.
  • the alignment algorithm is initiated at the element marked START.
  • Oscillator 112 is allowed to free run at element 510, for example by disconnecting the synchronization signal at SEL 104 of IC 100.
  • various initial setting are established. For example, a large but finite number representing a frequency difference value is stored at a memory location, also an analog to digital converter digital control word is set to a mid range control value and a control step change, or delta step, value is also initialized.
  • the analog to digital converter which controls the free run frequency of oscillator 112 has a control range of 2 5 or 32 steps, thus the mid range value set at element 520 is 16.
  • the initial delta step value is set to 2 3 or 8.
  • the mid range value is applied to D/A 109 at element 530, causing the oscillator frequency to change.
  • the oscillator is allowed to stabilize or settle for approximately 100 milliseconds following the D/A value change, then at element 540 the average frequency is measured by the algorithm of FIG. 4. Having measured the average frequency, the frequency difference from a standard frequency value, for example the NTSC horizontal frequency of 15.734 KHz, is calculated and expressed as an absolute value at element 550.
  • the absolute value of frequency difference is tested at element 560 for a value less than a predetermined minimum termination value, for example 50 Hz. If the result at element 560 is YES, then the alignment is completed at element 570. At element 580 oscillator 112 is resynchronized and the alignment is ended.
  • control step delta or change value is tested for equality with zero at element 590. If element 590 tests YES, the delta value is zero, and although the frequency difference is greater than the termination value tested at element 560, the alignment is completed at 570 since the required delta or change value lies between zero and one control step change. If element 590 tests NO, the change value is not zero and the algorithm increments a loop counter at element 600. The counter counts the number of adjustment loops or tries performed by the algorithm, and provides a path by which the alignment is abandoned, most probably as a result of a fault condition. Since the control system has 32 possible values no more than 32 tries should be required to achieve an oscillator setup condition.
  • element 610 tests the counter for a value of greater than 20, with a YES resulting in an alignment failure at element 615.
  • the oscillator is resynchronized at element 580 and the alignment is ended.
  • the free running frequency of oscillator has not been successfully set, it is resynchronized to permit continued testing or failure analysis.
  • element 610 tests NO, the algorithm commences a series of tests and measurements which cause free running frequency to be rapidly converged on the standard frequency value.
  • a NO at element 610 results in the difference frequency value, determined at 550, being tested at element 620, to determine if the difference frequency represents a new minimum value, i.e. the difference is getting smaller.
  • a YES at element 620 causes the new minimum difference, or frequency error, value to be stored at element 630, together with the control step value which created that new minimum.
  • the minimum difference frequency is tested at element 640 to determine if difference frequency is increasing. This tests to determine if the oscillator is being driven towards a null, or on frequency condition, or away therefrom.
  • the oscillator frequency would be lower than the standard frequency, hence a YES at 640 will cause element 650 to reverse direction or polarity by negating the delta step value and then halving the delta step value.
  • element 640 effectively detects an overshoot condition with element 650 providing the required correction of direction to rapidly reach the null or on frequency condition.
  • the negated and halved delta step value from element 650 is added to the current control value to produce a new control value at element 660.
  • the existing delta step value is added, at element 660, to the current control value to produce a new control value.
  • the oscillator continues to be driven in the correct direction but with a control value increased by the delta step value.
  • the new control value is tested at element 670 to determine if the new value is within the control range of 2 5 or 32 steps. If the new value is beyond the control range, element 670 tests YES and the delta step value is reversed in direction, or negated, and halved in value at element 675. Following element 675, or if element 670 tests NO, the algorithm continues to element 680 where the delta step value is tested for equality with zero. If element 680 tests YES, i.e. the delta is zero, the step value saved at 630 is restored and added to the control value at element 685. Following element 685 or if element 680 tests NO, the new control value is applied to the D/A at element 690, and the oscillator is allowed time to settle. Following element 690 the algorithm returns to element 540 which measures the average frequency resulting from the application of the new control value. Thus, the algorithm continues to repeat elements 540 through 690 until test 610 determines alignment failure, or tests 560 or 590 determine completed alignment.
  • the burst gate pulse component of the sandcastle pulse signal SC may be measured by an alternative algorithm for aligning the free run frequency to a standard frequency which is illustrated in FIG. 7.
  • the algorithm is initiated at START and at element 710 the oscillator synchronization is removed allowing the oscillator to free run.
  • a control value is applied to the digital to analog converter which represents half the control range, or step 15 of a range of 0 to 31.
  • the control value is generated by alignment computer 260 and communicated to D/A 109 as previously described.
  • Element 730 allows time for the oscillator to assume the new frequency resulting from the application of the control value to the D/A.
  • the frequency is measured and an average frequency FAVE corresponding to the mid range value, is determined by the algorithm of FIG. 4. Since the burst gate pulse is not subject to the spurious phase modulation applied the CHD signal, the number of averaging samples M, in the algorithm of FIG. 4 is reduced to 8. Hence the time required to establish an average value is reduced from 33 milliseconds to approximately 0.5 milliseconds.
  • the average frequency FAVE is tested for a value within a range of frequencies about the desired standard frequency FSTD. If element 750 tests YES, the alignment is indicated complete at element 790, the oscillator is resynchronized at element 795 and the alignment is ended. If element 750 tests NO, a loop counter is incremented at element 760.
  • the count is tested for equality with the numerical value of N, where N has a value is slightly greater than half the total number of control steps. Since the algorithm commences at a mid range control value, alignment should be achieved within a maximum number of tries which is less than half the numerical value of the range of control. Hence, if element 770 tests YES, the alignment has failed, probably due to circuit failure and the alignment is incomplete as indicated at element 777. The oscillator synchronization is restored at element 795, and the alignment is ended.
  • element 770 tests NO, the initial control increment value which represents half the total control range, is halved at element 775.
  • a calculation is performed at element 780, to determine if the new control increment produced at 775 is to be added or subtracted from the current control value such as to change the oscillator frequency towards that of the standard frequency.
  • the changed control value is applied to the D/A at element 720.
  • the algorithm now repeats elements 720-780 until either termination requirement 750 or 770 is satisfied. With each loop of elements 720-780 the control signal increment is halved which results in a damped oscillatory approach to the desired free running frequency.
  • the average frequency may be determined in a shorter period than that required by the algorithm of FIGS. 5 and 6.
  • the correct frequency value is determined by successive approximations, which may require multiple adjustment cycles, the overall time taken may be less than that of the algorithm shown in FIGS. 5 and 6.
  • the presence or absence of burst gate pulses during the vertical period, 9H may be accommodated by various techniques.
  • counter 270 may be gated with a suitable 9H vertical rate pulse to inhibit counting.
  • An alternative solution is to modify the standard frequency FSTD to that of a standard burst gate pulse signal.
  • FIG. 8 Another method of setting the oscillator free running frequency by measurement of the burst gate pulse component of the sandcastle pulse is shown in the flow chart illustrated in FIG. 8.
  • the algorithm is commenced at START and at element 810 the oscillator is caused to free run.
  • the D/A converter is set to an end of range control value determined by computer 260 and communicated thereto as described previously.
  • Settling time is provided at element 830, to allow the oscillator to assume the new frequency corresponding to the range end control value.
  • the average frequency FAVE of the burst gate component of the sandcastle pulse is measured as indicated in algorithm of FIG. 4. As described in the algorithm of FIG. 7, the frequency averaging is performed over approximately eight samples.
  • the average frequency FAVE is tested for equality within a tolerance window about the standard frequency FSTD at element 850.
  • a YES at element 850 indicates the oscillator frequency is set within tolerance of the standard frequency and the alignment is indicated as complete at element 890.
  • the oscillator is resynchronized and the alignment is ended.
  • element 850 tests NO, a counter at element 860 is incremented, where the count indicates the number of adjustment attempts. The count is tested for equality to 31 at element 870, with YES indicating that 31 control value step changes have occurred without achieving the termination requirements of element 850. At element 875 the alignment is indicated to have failed and is incomplete. The oscillator is resynchronized at element 895, and the alignment ends.
  • control value is changed by one control step, i.e. one LSB, at element 880 and the new control value is applied to D/A 109 at element 820.
  • the algorithm repeats elements 820-880 until either of the termination requirements is satisfied.
  • the control signal value is changed by one control value step, 1 LSB, which results in a linear approach to the correct free run frequency.
  • the average frequency may be measured in a short time period hence a simple but multiple cycle algorithm may be employed to achieve faster alignment than that of the algorithm shown in FIGS. 5 and 6.

Landscapes

  • Engineering & Computer Science (AREA)
  • Multimedia (AREA)
  • Signal Processing (AREA)
  • Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
  • Synchronizing For Television (AREA)
  • Transforming Electric Information Into Light Information (AREA)
  • Testing, Inspecting, Measuring Of Stereoscopic Televisions And Televisions (AREA)
  • Details Of Television Scanning (AREA)
US08/264,132 1994-06-21 1994-06-21 Oscillator free run frequency setting by data bus control Expired - Lifetime US5486866A (en)

Priority Applications (6)

Application Number Priority Date Filing Date Title
US08/264,132 US5486866A (en) 1994-06-21 1994-06-21 Oscillator free run frequency setting by data bus control
JP15204495A JP3540055B2 (ja) 1994-06-21 1995-06-19 データバス制御による発振器自走周波数アライメント方法
BR9502858A BR9502858A (pt) 1994-06-21 1995-06-20 Método de alinhamento da frequência de oscilação livre em um terminal de vídeo
CN95109113A CN1063900C (zh) 1994-06-21 1995-06-20 由数据总线控制的振荡器固有频率装置
KR1019950016606A KR100422226B1 (ko) 1994-06-21 1995-06-21 비디오디스플레이에서의자주주파수정렬방법수평편향신호발생기
JP2004021798A JP2004215285A (ja) 1994-06-21 2004-01-29 データバス制御による発振器自走周波数アライメント方法

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US08/264,132 US5486866A (en) 1994-06-21 1994-06-21 Oscillator free run frequency setting by data bus control

Publications (1)

Publication Number Publication Date
US5486866A true US5486866A (en) 1996-01-23

Family

ID=23004726

Family Applications (1)

Application Number Title Priority Date Filing Date
US08/264,132 Expired - Lifetime US5486866A (en) 1994-06-21 1994-06-21 Oscillator free run frequency setting by data bus control

Country Status (5)

Country Link
US (1) US5486866A (ko)
JP (2) JP3540055B2 (ko)
KR (1) KR100422226B1 (ko)
CN (1) CN1063900C (ko)
BR (1) BR9502858A (ko)

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5764109A (en) * 1995-07-20 1998-06-09 Nokia Mobile Phones Ltd. Voltage-controlled oscillator (VCO) having a voltage derived from its output to tune its center frequency
EP0979001A2 (en) * 1998-08-07 2000-02-09 Thomson Consumer Electronics, Inc. Horizontal frequency generation
US6097440A (en) * 1995-11-17 2000-08-01 Sony Corporation Synchronous processing device
US6219105B1 (en) * 1997-06-10 2001-04-17 Matsushita Electric Industrial Co., Ltd. Video signal processing apparatus
US7236026B1 (en) * 2005-06-29 2007-06-26 Xilinx, Inc. Circuit for and method of generating a frequency aligned clock signal
EP1833239A1 (de) * 2006-03-08 2007-09-12 Micronas GmbH Verfahren und Schaltung zum zellenverkoppelten Erzeugen eines Taktes
US20080019471A1 (en) * 2006-03-08 2008-01-24 Micronas Gmbh Method and circuit for line-coupled clock generation
US20160094371A1 (en) * 2014-09-29 2016-03-31 Samsung Electronics Co., Ltd. Error detector and method for detecting error of an oscillator
EP3683789B1 (en) * 2019-01-17 2024-05-01 Samsung Display Co., Ltd. Display device and driving method thereof

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4575761A (en) * 1983-04-28 1986-03-11 Rca Corporation AFT arrangement for a double conversion tuner
US4817195A (en) * 1986-12-24 1989-03-28 Matsushita Electric Industrial Co., Ltd. Channel selection apparatus having automatic frequency compensation for transmission frequency error

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4897723A (en) * 1988-05-17 1990-01-30 SanyoElectric Co., Ltd. Circuitry for and method of generating vertical drive pulse in video signal receiver
KR0146695B1 (ko) * 1991-09-30 1998-09-15 강진구 텔레비젼신호 변환방식 및 장치

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4575761A (en) * 1983-04-28 1986-03-11 Rca Corporation AFT arrangement for a double conversion tuner
US4817195A (en) * 1986-12-24 1989-03-28 Matsushita Electric Industrial Co., Ltd. Channel selection apparatus having automatic frequency compensation for transmission frequency error

Cited By (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5764109A (en) * 1995-07-20 1998-06-09 Nokia Mobile Phones Ltd. Voltage-controlled oscillator (VCO) having a voltage derived from its output to tune its center frequency
US6097440A (en) * 1995-11-17 2000-08-01 Sony Corporation Synchronous processing device
US6219105B1 (en) * 1997-06-10 2001-04-17 Matsushita Electric Industrial Co., Ltd. Video signal processing apparatus
KR100673912B1 (ko) 1998-08-07 2007-01-25 톰슨 콘슈머 일렉트로닉스, 인코포레이티드 수평 주파수 발생 장치
EP0979001A3 (en) * 1998-08-07 2000-11-02 Thomson Consumer Electronics, Inc. Horizontal frequency generation
US6229401B1 (en) * 1998-08-07 2001-05-08 Thomson Consumer Electronics Horizontal frequency generation
EP0979001A2 (en) * 1998-08-07 2000-02-09 Thomson Consumer Electronics, Inc. Horizontal frequency generation
US7236026B1 (en) * 2005-06-29 2007-06-26 Xilinx, Inc. Circuit for and method of generating a frequency aligned clock signal
EP1833239A1 (de) * 2006-03-08 2007-09-12 Micronas GmbH Verfahren und Schaltung zum zellenverkoppelten Erzeugen eines Taktes
US20080019471A1 (en) * 2006-03-08 2008-01-24 Micronas Gmbh Method and circuit for line-coupled clock generation
US8238505B2 (en) 2006-03-08 2012-08-07 Entropic Communications, Inc. Method and circuit for line-coupled clock generation
US20160094371A1 (en) * 2014-09-29 2016-03-31 Samsung Electronics Co., Ltd. Error detector and method for detecting error of an oscillator
EP3002875A1 (en) * 2014-09-29 2016-04-06 Samsung Electronics Co., Ltd. Error detector and method for detecting error of an oscillator
EP3683789B1 (en) * 2019-01-17 2024-05-01 Samsung Display Co., Ltd. Display device and driving method thereof

Also Published As

Publication number Publication date
CN1063900C (zh) 2001-03-28
BR9502858A (pt) 1996-01-30
JPH0865606A (ja) 1996-03-08
JP2004215285A (ja) 2004-07-29
CN1124888A (zh) 1996-06-19
JP3540055B2 (ja) 2004-07-07
KR100422226B1 (ko) 2004-05-07
KR960003293A (ko) 1996-01-26

Similar Documents

Publication Publication Date Title
EP0572740A1 (en) Auxiliary video data slicer
US4847678A (en) Dual mode gen-lock system which automatically locks to color burst or to sync information
CA2152659A1 (en) Multistandard decoder for video signals and video signal decoding method
US5486866A (en) Oscillator free run frequency setting by data bus control
CA1277724C (en) Digital phase-locked loops
US4821112A (en) Detection circuit for detecting standard television signals and nonstandard television signals
US5767917A (en) Method and apparatus for multi-standard digital television synchronization
KR940009722B1 (ko) 캐리어리세트 fm변조기 및 fm신호의 변조방법
US4680621A (en) Method and apparatus for variable phasing of periodic signals
JPH0561835B2 (ko)
CA1171954A (en) Color framing signal generator
US5010403A (en) Measurement of timebase jitter for component video
JPH09135456A (ja) ビデオ表示装置
US4126886A (en) Jitter correcting system using a pseudo composite video signal for use in a video reproduction apparatus
US5943101A (en) Method and circuit arrangement for distinguishing between standard and non-standard CVBS signals
CA1099403A (en) Vertical synchronizing signal detector for television video signal reception
US5404230A (en) Color burst phase correcting color signal reproducing circuit
JP3276242B2 (ja) ディジタル色信号復調装置
US3991270A (en) Circuit arrangement for line synchronization in a television receiver
JPS585536B2 (ja) 周期的パルス入力信号に従つて出力信号を同期させる回路配置
US4575757A (en) PAL offset generator
EP0718979A2 (en) Oscillator
JP2794693B2 (ja) 水平偏向回路
JPH0620249B2 (ja) 水平同期検出回路
US5258841A (en) Horizontal synchronizing signal separation circuit

Legal Events

Date Code Title Description
AS Assignment

Owner name: THOMPSON CONSUMER ELECTRONICS, INC., INDIANA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HELFRICH, KENNETH JAY;STEPHENS, JOSEPH CURTIS;MCCLAIN, KEVIN EUGENE;AND OTHERS;REEL/FRAME:007172/0073;SIGNING DATES FROM 19940714 TO 19940721

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12