US8238505B2 - Method and circuit for line-coupled clock generation - Google Patents
Method and circuit for line-coupled clock generation Download PDFInfo
- Publication number
- US8238505B2 US8238505B2 US11/715,820 US71582007A US8238505B2 US 8238505 B2 US8238505 B2 US 8238505B2 US 71582007 A US71582007 A US 71582007A US 8238505 B2 US8238505 B2 US 8238505B2
- Authority
- US
- United States
- Prior art keywords
- clock
- synchronization signal
- count
- frequency
- count values
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
Images
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N5/00—Details of television systems
- H04N5/04—Synchronising
- H04N5/12—Devices in which the synchronising signals are only operative if a phase difference occurs between synchronising and synchronised scanning devices, e.g. flywheel synchronising
- H04N5/126—Devices in which the synchronising signals are only operative if a phase difference occurs between synchronising and synchronised scanning devices, e.g. flywheel synchronising whereby the synchronisation signal indirectly commands a frequency generator
Definitions
- the invention relates to a method for a line-coupled clock generation according to the characteristics disclosed in the preamble of claim 1 , or to a circuit for the generation of a line-coupled clock according to the characteristics disclosed in the preamble of claim 1 .
- Line-coupled clock is important in particular for image or video ICs (IC: Integrated Circuit), wherein a closed loop having a stable phase is employed to generate the clock.
- Line-coupled clocks which are frequently employed at the front end of a digital IC, must be generated with a very high phase precision, so that the entire phase deviation of the generated clock in one image line amounts only to a few percent of the clock period.
- a digital PLL Phase Locked Loop
- the phase of the generated clock is always considered relative to the actual horizontal synchronization impulse. This makes it possible to determine directly the phase deviation and, therefore to determine and stabilize the resulting frequency deviation indirectly.
- One advantage of such a procedure is the extremely high precision.
- phase measurement also has disadvantages.
- AD Analog to Digital
- analog filters and an AD converter capable of processing at least 8-bit data are required.
- clamping of the AD converter must be well implemented so that the synchronization edges are not distorted, because this could then cause a measurement error, which, in turn, can lead to insufficient regulation, so that a resulting error would become visible as jitter in the image. Accordingly, the digital hardware that is required for phase measurement in order to ensure strong protection against interference is significant.
- the object of the present invention is to propose an alternative method or an alternative circuit for the generation of a line-coupled clock.
- the phase measurement should not be required in this case, and, advantageously, it should be also possible to use a digital impulse or clock inside the circuit arrangement itself.
- a method for the line-coupled generation of a clock wherein the clock is generated in relation to a synchronization signal and the clock is regulated using a closed loop with respect to the phase and/or frequency in relation to the synchronization signal, wherein a plurality of at least two count values are determined, wherein each of the count values is determined for at least a count duration number of successive periods of the synchronization signal and wherein each of the count values is determined in a timely offset manner relative to at least a further of the count values by a count offset which is different from the count duration number of successive periods of the synchronization signal.
- a circuit for the generation of a line-coupled clock having a clock source supplying a clock in relation to a synchronization signal, a closed loop for the regulation of the clock with respect to the phase and/or frequency in relation to the synchronization signal, and a plurality of at least two counters for the determination of a corresponding plurality of count values with at least one count duration number of successive periods of the synchronization signal, wherein the counters are configured or controlled so that the count value of at least one counter is different relative to the count value of another counter in order to determine a differing count offset of the count duration number of successive periods of staggered synchronization signal.
- Such a method or circuit makes it possible to generate a line-coupled clock for video IC by means of a FLL (Frequency Locked Loop) having a stable phase.
- FLL Frequency Locked Loop
- the conventional phase measurement can thus be replaced with a staggered arrangement of the counters, or a staggered sequence of the counting operations in the case of an integrated circuit arrangement realized in a simple manner using a corresponding control algorithm.
- a phase-locked closed loop (PLL) is generally only used because it is very precise and because it has a stable phase.
- PLL phase-locked closed loop
- a frequency-locked loop on the other hand, a sufficient phase stability will not be achieved and the frequency must be measured for a long time in order to achieve a more or less precise result.
- using an arrangement of counters or with counting development which is staggered in this manner it is also possible to achieve a stable phase, theoretically at any precision level using a digital frequency-locked loop.
- the different count values are preferably compared to each other in order to determine the phase shifting between the clock and the synchronization signal.
- the various count values are compared to a predetermined value in order to determine a required correction of the clock, or a required correction value.
- a clock frequency is determined by the count values and then such a determined clock frequency is compared with a desired frequency value.
- the clock can be generated in an advantageous manner by means of an independent clock source deployed in an integrated circuit arrangement or with another circuit configuration, which is synchronized with an external or also an internal source provided for signal synchronization.
- the synchronization signal is in the case of such a use connected with a video IC, preferably a horizontal synchronization signal of a line control for image processing.
- a closed loop for frequency measurement can be realized in a simple manner, while still providing a sufficient precision.
- a number is used that is smaller than the total number of the lines of an image signal in order to enable a quick response of the closed loop.
- the number of the count values or counters in a preferred case is 8. However, higher values, for example 32 or 64, can be also employed in order to increase the precision of the method or of the circuit.
- the count duration number of the count values can be also lower than the number of image elements in one line of an image signal.
- the count duration number can in this case, while not necessarily, correspond to a plurality of count values, which preferably are value of 8, 32 or 64.
- the count duration number thus corresponds to the number of the periods of the synchronization signal, in particular of the horizontal synchronization signal, and at the same time also to the number of the counters, or of the count values. In principle, however, the number of the counters and the number of the counted periods of the synchronization signal can deviate from each other, in particular with respect to a whole number multiple.
- a count offset according to a period of the clock signal is selected in such a way so that a counter or a count value is available for each period of the clock signal.
- AD converters are then no longer required to provide a digital signal for an analog horizontal synchronization signal for the integrated circuit.
- the synchronization signal is usually provided in any case only as 1-bit impulse, so that the count conversion can be processed with a count offset that equals 1.
- additional AD converters are no longer required, which would be otherwise required to provide a digital synchronization signal in the system, for instance with 8 bits.
- FIG. 1 a schematic illustration of the basic principle of a circuit for line-coupled clock generation for a video IC using an FLL having a stable phase
- FIG. 2 details of the circuit
- FIG. 3 an example of a PI controller (PI: phase increment),
- FIG. 4 an example of an arrangement of counters for frequency measurement in such a circuit
- FIG. 5 a series of clock diagrams of a horizontal synchronization signal and of individual counter values of the counters
- FIG. 6 information provided by such a measuring system based on one clock counter, which is applied with the number of the horizontal synchronization impulses for the representation of a trigger word for one clock frequency measurement, and
- FIG. 7 a clock diagram showing a horizontal synchronization signal, of one clock of the circuit, of the counter values and of the counter states in an example which uses eight lines for three different phases.
- FIG. 1 is a schematic illustration of one example of a circuit for the generation of a line-coupled clock t.
- the clock t is output according to a digital clock oscillator DTO, which is commonly also referred to as a digital timing oscillator.
- DTO digital clock oscillator
- the clock oscillator can be provided in the form of any standard device used in digital technology.
- the clock oscillator DTO can be used alone or integrated in a closed loop.
- the clock oscillator is often connected to a control device such as a digital PLL (Phase Locked Loop), although a phase control in the form of a FLL (Frequency Lock Loop) is employed in the present example.
- a digital PLL Phase Locked Loop
- FLL Frequency Lock Loop
- the clock oscillator DTO requires also a base clock ti.
- a base clock is usually applied to the clock oscillator DTO from an analog PLL.
- the base clock in this case is much higher than the clock t which is generated by the clock oscillator DTO, as a rule at least twice as high, so that the clock oscillator DTO can simply be considered as an adjustable clock divider.
- the clock t provided at the clock output clk of the clock oscillator DTO is applied according to an arrangement or to a procedure for frequency measurement TFM.
- the frequency measurement arrangement TFM is formed using a discrete filter, which can be represented in mathematical form as a z-transform, in the case when eight supporting points are used, by 1+1z ⁇ 1 +1z ⁇ 2 +1z ⁇ 3 +1z ⁇ 4 +1z ⁇ 5 +1z ⁇ 6 +1z ⁇ 7 , wherein the sum is to be divided by 1.
- the mathematical transform or algorithm is is realized as a determination of a plurality of count values by means of counters which are mutually staggered. Accordingly, the TFM count values are output from the frequency measurement arrangement.
- the count values cn of the frequency measurement arrangement TFM are applied to the subtraction input of a first subtraction member S 1 .
- the other input of the subtraction member S 1 receives a predetermined frequency fs for a number of clocks per line, multiplied by the number of the plurality n of the count values cn.
- the result of the subtraction is applied to a PI control device PI, wherein this difference value d serves as a standard size for the PI control device.
- a similar PI controller usually consists of two parts, a proportionally operating P component, and an integrally operating I component, wherein commercially available components can be used for this purpose.
- the PI controller PI provides the base clock ti for the digital clock oscillator DTO. This makes it possible to form in this manner a closed frequency loop supplying a clock t from a digital clock oscillator DTO, which can be provided as a line-coupled clock t for a synchronization signal, in particular for image processing operations using a video IC circuit.
- FIG. 2 shows a detailed embodiment form of such a circuit arrangement. Only components shown in the illustration additional to the components shown in FIG. 1 will be explained below.
- the core of the circuit according to FIG. 2 is again represented by a closed frequency loop FLL comprising a digital clock oscillator DTO, which supplies the clock the frequency measurement arrangement TFM, which outputs count values cn, a subtraction member S 1 , which subtracts the count values cn from one of the predetermined frequencies fs which are multiplied or amplified by the plurality n, and a PI control device PI, whose output value is supplied to the digital clock oscillator DTO.
- a closed frequency loop FLL comprising a digital clock oscillator DTO, which supplies the clock the frequency measurement arrangement TFM, which outputs count values cn, a subtraction member S 1 , which subtracts the count values cn from one of the predetermined frequencies fs which are multiplied or amplified by the plurality n, and a PI control device
- the predetermined frequency value is preferably provided from a storage device M and applied to an amplifier V, which in addition to performing an amplification, for example with a factor of 2, also performs multiplication with the plurality n, in particular with the value 8.
- the PI control device PI also receives, in addition to the differential signal of the subtraction member S 1 , a synchronization signal hs in the form of a sequence of synchronization impulses of a source HS.
- the synchronization signal hs is first delayed in a delaying member VG by a unit delay 1/z, or in other words, by one clock.
- the PI control device PI thus operates based on a delayed synchronization signal hs and based on a control value in the form of the difference value d of the subtraction member S 1 .
- the difference value d thus corresponds to a clock difference represented by a difference between the multiplied frequency predetermined value fs and the momentary count value cn.
- the PI control device PI outputs a difference increment value, which is added by an adding member A with an operational point increment iop so as to provide the base clock ti for the digital clock oscillator DTO.
- FIG. 3 shows an example of a PI control unit PI, which applies the difference value D as the difference number of the clocks.
- the plurality n can be, for example, used again for the counter values.
- the difference number of the clock in the form of a difference value d is applied both to an amplifier V 1 for multiplication, which has the value of 128 in the illustrated embodiment, and to a component F for the conversion of a discrete transfer function 1/z ⁇ 1 .
- the initial value of the component F for the conversion via a transfer function which is used to perform an adjustment with the applied synchronization signal hs, supplies with another amplifier V 2 in the illustrated embodiment an amplification of 384.
- the initial values of both amplifiers V 1 , V 2 are applied to another adder A 2 , whose addition result corresponds to the ⁇ increment di, which is output from the PI control device PI.
- the synchronization signal is applied to the frequency measurement arrangement.
- An example of the construction of such an frequency measurement arrangement is schematically illustrated in FIG. 4 .
- the synchronization signal is also applied to the clock input clk.
- each of the corresponding synchronization counters HSC will apply a sense signal to a component ED used for detection of edges.
- the clock t is also applied as a trigger signal to the edge detection components ED.
- a signal and/or an impulse is each time applied by the component for edge detection ED to a synchronization input Hsync of an individually arranged counter CT 0 -CT 7 of a group of counters CTn.
- the clock t is also applied in each case to the counters CT 0 -CT 7 .
- the count values CT 0 -CT 7 are applied to the multi-port switch MPS, which outputs the counter values that are applied to the subtraction member S 1 .
- the synchronization signal is also applied to another, ninth synchronization counter HSC 9 , which performs a preliminary count and applies the value to another adder A 1 .
- the adder adds the count value to a predetermined offset or value of a count offset v and outputs the result of the addition to a switching output of the multi-port switch MPS.
- the count offset v is used to determine the count relationship of the clock t relative to the impulses of the synchronization signal hs, so that the count period or the number of counters can be varied relative to the number of the lines being considered. In the illustrated embodiment, which is particularly preferred, the count offset v equals 1.
- the arrangement for clock frequency measurement is thus used to measure the number of the clocks t which were generated by the clock oscillator DTO in relation to the synchronization signal hs, in particular, in the form of horizontal synchronization impulses. In other words, it is thus determined how many clocks t occur between two synchronization impulses, or between two periods of the synchronization signal. In this case, the longer the time during which the measurement is realized, the more precise the measurement.
- one measurement is realized with a plurality n of eight counters CTn and having one count offset v, which equals 1, which is carried out with eight synchronization signal periods.
- the eight counters CTn are arranged or controlled in a staggered manner, so that the counting of one period of the synchronization signal hs is always performed with an offset.
- the multi-port switch periodically outputs, with each synchronization impulse or with each period of the synchronization signal hs, the actual clock number of the last eight synchronization periods as the count value cn, to which the predetermined frequency value of the corresponding multiplied value is then compared. The difference is then used as an input value of the PI controller or the PI control device.
- the synchronization counter HS with the consecutive components for edge detection ED serve in this case only as a trigger for the counters which are used as the actual clock counters.
- the clock counters CTn count the number of the clocks T which are generated by the digital clock oscillator DTO.
- the clocks t correspond in each case to one image element. Accordingly, with a similar application, it is expedient when the count offset v is set to 1. This ensures that the image to be sampled will not be sampled either excessively or insufficiently, but precisely with the image element frequency.
- the rest of the IC can be operated for image processing, and the AD converters can be also operated, which are provided in a conventional manner, with the clock t of the digital clock oscillator DTO.
- FIG. 5 shows an example of the time sequence of the signals and count values of the arrangement for clock measurement TFM.
- the top line illustrates the development of the synchronization signal hs.
- the eight lines located below indicate the corresponding reactions of the individual counters CTO-CT of the group which is formed by the counters CTn.
- the lowermost line shows the count values cn which are output from the multi-portal switch MPS.
- each counter CT 0 -CT 7 is switched on or performs counting during a first period of the synchronization signal, and then supplies for the duration of the plurality n ⁇ 1 of a counter period z the value to the output.
- the individual counters CT 0 -CT 7 are in this case controlled in such a way that that they are switched on or count in a manner that is mutually staggered or offset by the count offset v, so that the result is applied to the multi-port switch MPS not only after a full count period z, but also after the duration of one of each of the count offsets v.
- the current count value cn is output to the multi-port switch MSP, which cyclically counts the number of the image elements in one line with the number of the clocks. Accordingly, other components and procedural steps or functions are also provided in the circuit, such as for example components and functions for resetting of the counter CTn at the end of each line.
- the frequency of the clock t is to be achieved which is no more inaccurate than an eight of a clock period per line.
- the clock will be counted only in eight lines by means of the plurality n of eight counters CTn.
- the regulation should be configured in such a manner that the deviation of all eight lines is maintained within ⁇ 1 clock, so that the given condition is satisfied.
- regulation which only handles all eight lines takes a very long time.
- a faster design can be achieved with the staggered arrangement of the counters using a count offset v of the clock period in each case.
- phase stability can be also achieved because the clock t must first deviate by a full clock period; so as to achieve quickly phase stability, a staggered sequence of count value is obtained with the eight counters CT 0 -CT 7 , which are mutually offset by a count offset v measured via a period of eight lines, which results in a graduated sequence of count values.
- FIG. 6 shows for such a case an example of a trigger word of the frequency measurement system, which is provided with a filter, and/or an arrangement for frequency measurement TFM in the feedback branch of the phase coupled frequency servo loop FLL.
- the number of the clocks t is shown above the number of periods of the synchronization signal hs.
- a stable status is achieved already after a count duration number z of eight periods of the synchronization signal hs.
- the circuits according to FIGS. 1 and 2 take into account such a transfer function in a closed control loop.
- a similar type of miscounting does not, however, occur in a particular location, but is dependant on the phase status between the synchronization signal hs and the clock t, which is schematically illustrated by FIG. 7 .
- the circuit arrangement can no longer forecast whether the momentary clock t is still counted, or whether it is no longer counted. This situation is illustrated in the upper three timing diagrams shown in FIG. 7 .
- the top line shows in this case the synchronization signal hs with a single impulse, whose rising edge timely coincides with a rising edge of a clock t in the line shown below.
- the line shown below indicates the momentary counter status.
- the fourth line shows the respective counter status after eight lines, which corresponds to the period of the impulse of the synchronization signal hs in the present embodiment.
- the clock t is thus aligned somewhat before the synchronization signal hs.
- the rising edge of the clock t is aligned somewhat behind the rising edge of the synchronization signal hs, while both edges are still within the critical phase status of 1 ⁇ 8-clock period of the clock t.
- the momentary counter value is still at the value of 17,599, so that thereafter, the counter value 17,599 will be output from the multi-port switch MPS as the counter status after eight lines.
- the plurality n of the counters CTn, the count duration number z of the impulses of the synchronization signal hs, with which counting is performed once per a counter, and/or the count offset v can be adjusted according to the desired precision.
- the number of the plurality n of the counters can be increased, for example to 32 to 64.
Landscapes
- Engineering & Computer Science (AREA)
- Multimedia (AREA)
- Signal Processing (AREA)
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
Abstract
Description
Claims (20)
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| DEDE102006011126.5 | 2006-03-08 | ||
| DE102006011126 | 2006-03-08 | ||
| DE102006011126A DE102006011126B4 (en) | 2006-03-08 | 2006-03-08 | Method and circuit for the line-coupled generation of a clock |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20080019471A1 US20080019471A1 (en) | 2008-01-24 |
| US8238505B2 true US8238505B2 (en) | 2012-08-07 |
Family
ID=38336032
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US11/715,820 Active 2030-03-04 US8238505B2 (en) | 2006-03-08 | 2007-03-08 | Method and circuit for line-coupled clock generation |
Country Status (2)
| Country | Link |
|---|---|
| US (1) | US8238505B2 (en) |
| DE (1) | DE102006011126B4 (en) |
Families Citing this family (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2009250807A (en) * | 2008-04-07 | 2009-10-29 | Seiko Epson Corp | Frequency measurement device and measurement method |
| JP2010271091A (en) * | 2009-05-20 | 2010-12-02 | Seiko Epson Corp | Frequency measuring device |
| JP5517033B2 (en) * | 2009-05-22 | 2014-06-11 | セイコーエプソン株式会社 | Frequency measuring device |
| JP5440999B2 (en) * | 2009-05-22 | 2014-03-12 | セイコーエプソン株式会社 | Frequency measuring device |
| JP5582447B2 (en) * | 2009-08-27 | 2014-09-03 | セイコーエプソン株式会社 | Electric circuit, sensor system including the electric circuit, and sensor device including the electric circuit |
| JP5815918B2 (en) * | 2009-10-06 | 2015-11-17 | セイコーエプソン株式会社 | Frequency measuring method, frequency measuring apparatus, and apparatus provided with frequency measuring apparatus |
| JP5876975B2 (en) * | 2009-10-08 | 2016-03-02 | セイコーエプソン株式会社 | Frequency measuring device and method of generating shift frequency division signal in frequency measuring device |
| JP5883558B2 (en) | 2010-08-31 | 2016-03-15 | セイコーエプソン株式会社 | Frequency measuring device and electronic device |
Citations (16)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4009449A (en) | 1975-12-11 | 1977-02-22 | Massachusetts Institute Of Technology | Frequency locked loop |
| US5486866A (en) | 1994-06-21 | 1996-01-23 | Thomson Consumer Electronics, Inc. | Oscillator free run frequency setting by data bus control |
| GB2309841A (en) | 1996-02-01 | 1997-08-06 | Motorola Inc | HSYNC pulse synchronisation to local clock without a PLL |
| EP1137188A2 (en) | 2000-03-24 | 2001-09-26 | STMicroelectronics, Inc. | Digital phase lock loop |
| US6329850B1 (en) | 1999-12-27 | 2001-12-11 | Texas Instruments Incorporated | Precision frequency and phase synthesis |
| WO2004038918A2 (en) | 2002-10-25 | 2004-05-06 | Koninklijke Philips Electronics N.V. | Method and device for generating a clock signal with predetermined clock signal properties |
| EP1471745A1 (en) | 2003-03-31 | 2004-10-27 | Sony United Kingdom Limited | Video synchronisation |
| US20050110732A1 (en) * | 2003-11-21 | 2005-05-26 | Min-Hong Kim | Apparatus and method of driving light source for image display device and image display device having the same |
| WO2005060105A1 (en) | 2003-12-15 | 2005-06-30 | Philips Intellectual Property & Standards Gmbh | Circuit arrangement and method for locking onto and/or processing data, in particular audio, t[ele]v[ision] and/or video data |
| US20050265181A1 (en) * | 2004-05-31 | 2005-12-01 | Kuang-Yu Yen | Method and apparatus of adjusting phase of a sampling clock and prediction timing of a synchronization signal through a disc signal |
| US20060001467A1 (en) * | 2004-07-02 | 2006-01-05 | Nec Electronics Corporation | Pulse width modulation circuit |
| US7106655B2 (en) * | 2004-12-29 | 2006-09-12 | Micron Technology, Inc. | Multi-phase clock signal generator and method having inherently unlimited frequency capability |
| US20060203929A1 (en) * | 2005-03-11 | 2006-09-14 | Kwak Jung-Won | Apparatus and method of detecting a sync signal and a VSB receiver using the same |
| US20060250160A1 (en) * | 2003-02-07 | 2006-11-09 | Rambus Inc. | Fault-tolerant clock generator |
| US20070222529A1 (en) * | 2004-03-22 | 2007-09-27 | Mobius Microsystems, Inc. | Frequency calibration for a monolithic clock generator and timing/frequency reference |
| US7394319B2 (en) * | 2005-05-10 | 2008-07-01 | Nec Electronics Corporation | Pulse width modulation circuit and multiphase clock generation circuit |
-
2006
- 2006-03-08 DE DE102006011126A patent/DE102006011126B4/en not_active Expired - Fee Related
-
2007
- 2007-03-08 US US11/715,820 patent/US8238505B2/en active Active
Patent Citations (16)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4009449A (en) | 1975-12-11 | 1977-02-22 | Massachusetts Institute Of Technology | Frequency locked loop |
| US5486866A (en) | 1994-06-21 | 1996-01-23 | Thomson Consumer Electronics, Inc. | Oscillator free run frequency setting by data bus control |
| GB2309841A (en) | 1996-02-01 | 1997-08-06 | Motorola Inc | HSYNC pulse synchronisation to local clock without a PLL |
| US6329850B1 (en) | 1999-12-27 | 2001-12-11 | Texas Instruments Incorporated | Precision frequency and phase synthesis |
| EP1137188A2 (en) | 2000-03-24 | 2001-09-26 | STMicroelectronics, Inc. | Digital phase lock loop |
| WO2004038918A2 (en) | 2002-10-25 | 2004-05-06 | Koninklijke Philips Electronics N.V. | Method and device for generating a clock signal with predetermined clock signal properties |
| US20060250160A1 (en) * | 2003-02-07 | 2006-11-09 | Rambus Inc. | Fault-tolerant clock generator |
| EP1471745A1 (en) | 2003-03-31 | 2004-10-27 | Sony United Kingdom Limited | Video synchronisation |
| US20050110732A1 (en) * | 2003-11-21 | 2005-05-26 | Min-Hong Kim | Apparatus and method of driving light source for image display device and image display device having the same |
| WO2005060105A1 (en) | 2003-12-15 | 2005-06-30 | Philips Intellectual Property & Standards Gmbh | Circuit arrangement and method for locking onto and/or processing data, in particular audio, t[ele]v[ision] and/or video data |
| US20070222529A1 (en) * | 2004-03-22 | 2007-09-27 | Mobius Microsystems, Inc. | Frequency calibration for a monolithic clock generator and timing/frequency reference |
| US20050265181A1 (en) * | 2004-05-31 | 2005-12-01 | Kuang-Yu Yen | Method and apparatus of adjusting phase of a sampling clock and prediction timing of a synchronization signal through a disc signal |
| US20060001467A1 (en) * | 2004-07-02 | 2006-01-05 | Nec Electronics Corporation | Pulse width modulation circuit |
| US7106655B2 (en) * | 2004-12-29 | 2006-09-12 | Micron Technology, Inc. | Multi-phase clock signal generator and method having inherently unlimited frequency capability |
| US20060203929A1 (en) * | 2005-03-11 | 2006-09-14 | Kwak Jung-Won | Apparatus and method of detecting a sync signal and a VSB receiver using the same |
| US7394319B2 (en) * | 2005-05-10 | 2008-07-01 | Nec Electronics Corporation | Pulse width modulation circuit and multiphase clock generation circuit |
Non-Patent Citations (2)
| Title |
|---|
| Prosecution of counterpart EP application No. EP1833239, 2007-2011. |
| Search Report and Written Opinion dated Aug. 3, 2007, in counterpart EP application No. 1833239. |
Also Published As
| Publication number | Publication date |
|---|---|
| DE102006011126B4 (en) | 2008-01-03 |
| US20080019471A1 (en) | 2008-01-24 |
| DE102006011126A1 (en) | 2007-09-13 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US8238505B2 (en) | Method and circuit for line-coupled clock generation | |
| US6380811B1 (en) | Signal generator, and method | |
| JP5437366B2 (en) | Circuit having time digital converter and phase measuring method | |
| JP2718311B2 (en) | Time axis correction device | |
| US7253842B2 (en) | Locking display pixel clock to input frame rate | |
| USRE43761E1 (en) | Jitter measuring method and device | |
| JP3619466B2 (en) | Semiconductor device | |
| US7330138B2 (en) | Asynchronous sample rate correction by time domain interpolation | |
| JP2006329987A (en) | Apparatus for measuring jitter and method of measuring jitter | |
| US8184762B2 (en) | Digital phase lock loop with multi-phase master clock | |
| JP4310036B2 (en) | Timing signal generation circuit and semiconductor inspection apparatus including the same | |
| CN108880555B (en) | Resynchronization of a sample rate converter | |
| US7180339B2 (en) | Synthesizer and method for generating an output signal that has a desired period | |
| GB2429076A (en) | Time accumulator | |
| CN100421355C (en) | Correcting system and method for gain error generated by jump density variation | |
| JP5022359B2 (en) | Jitter amplifier, jitter amplification method, electronic device, test apparatus, and test method | |
| KR20090029490A (en) | Phase fixing method and device | |
| US20070085935A1 (en) | Trigger signal generator | |
| US20060227919A1 (en) | Numerical phase detector with interpolated values | |
| JP3763957B2 (en) | PLL device | |
| US7248664B2 (en) | Timesliced discrete-time phase locked loop | |
| US20010005408A1 (en) | Electronic device with a frequency synthesis circuit | |
| JP3779863B2 (en) | Phase shift oscillation circuit | |
| JP2005167994A (en) | Fixed frequency clock output with variable high frequency input clock and unrelated fixed frequency reference signal | |
| AU750763B2 (en) | Frequency synthesiser |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: MICRONAS GMBH, GERMANY Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:WALDNER, MARKUS;REEL/FRAME:019592/0601 Effective date: 20070529 |
|
| AS | Assignment |
Owner name: TRIDENT MICROSYSTEMS (FAR EAST) LTD.,CAYMAN ISLAND Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MICRONAS GMBH;REEL/FRAME:023134/0885 Effective date: 20090727 Owner name: TRIDENT MICROSYSTEMS (FAR EAST) LTD., CAYMAN ISLAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MICRONAS GMBH;REEL/FRAME:023134/0885 Effective date: 20090727 |
|
| AS | Assignment |
Owner name: TRIDENT MICROSYSTEMS (FAR EAST) LTD.,CAYMAN ISLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE USSN 11/719,820 WHICH WAS TYPED ERRONEOUSLY. THE CORRECT NUMBER SHOULD BE USSN 11/715,820. PREVIOUSLY RECORDED ON REEL 023134 FRAME 0885. ASSIGNOR(S) HEREBY CONFIRMS THE CORRECT SERIAL NUMBER SHOULD BE 11/715,820.;ASSIGNOR:MICRONAS GMBH;REEL/FRAME:024194/0411 Effective date: 20100317 Owner name: TRIDENT MICROSYSTEMS (FAR EAST) LTD., CAYMAN ISLAN Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE USSN 11/719,820 WHICH WAS TYPED ERRONEOUSLY. THE CORRECT NUMBER SHOULD BE USSN 11/715,820. PREVIOUSLY RECORDED ON REEL 023134 FRAME 0885. ASSIGNOR(S) HEREBY CONFIRMS THE CORRECT SERIAL NUMBER SHOULD BE 11/715,820.;ASSIGNOR:MICRONAS GMBH;REEL/FRAME:024194/0411 Effective date: 20100317 |
|
| AS | Assignment |
Owner name: ENTROPIC COMMUNICATIONS, INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:TRIDENT MICROSYSTEMS, INC.;TRIDENT MICROSYSTEMS (FAR EAST) LTD.;REEL/FRAME:028146/0054 Effective date: 20120411 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| AS | Assignment |
Owner name: ENTROPIC COMMUNICATIONS, INC., CALIFORNIA Free format text: MERGER AND CHANGE OF NAME;ASSIGNORS:EXCALIBUR ACQUISITION CORPORATION;ENTROPIC COMMUNICATIONS, INC.;ENTROPIC COMMUNICATIONS, INC.;REEL/FRAME:035706/0267 Effective date: 20150430 |
|
| AS | Assignment |
Owner name: ENTROPIC COMMUNICATIONS, LLC, CALIFORNIA Free format text: MERGER AND CHANGE OF NAME;ASSIGNORS:ENTROPIC COMMUNICATIONS, INC.;EXCALIBUR SUBSIDIARY, LLC;ENTROPIC COMMUNICATIONS, LLC;REEL/FRAME:035717/0628 Effective date: 20150430 |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| AS | Assignment |
Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, IL Free format text: SECURITY AGREEMENT;ASSIGNORS:MAXLINEAR, INC.;ENTROPIC COMMUNICATIONS, LLC (F/K/A ENTROPIC COMMUNICATIONS, INC.);EXAR CORPORATION;REEL/FRAME:042453/0001 Effective date: 20170512 Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, ILLINOIS Free format text: SECURITY AGREEMENT;ASSIGNORS:MAXLINEAR, INC.;ENTROPIC COMMUNICATIONS, LLC (F/K/A ENTROPIC COMMUNICATIONS, INC.);EXAR CORPORATION;REEL/FRAME:042453/0001 Effective date: 20170512 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |
|
| AS | Assignment |
Owner name: MUFG UNION BANK, N.A., CALIFORNIA Free format text: SUCCESSION OF AGENCY (REEL 042453 / FRAME 0001);ASSIGNOR:JPMORGAN CHASE BANK, N.A.;REEL/FRAME:053115/0842 Effective date: 20200701 |
|
| AS | Assignment |
Owner name: MAXLINEAR, INC., CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MUFG UNION BANK, N.A.;REEL/FRAME:056656/0204 Effective date: 20210623 Owner name: EXAR CORPORATION, CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MUFG UNION BANK, N.A.;REEL/FRAME:056656/0204 Effective date: 20210623 Owner name: MAXLINEAR COMMUNICATIONS LLC, CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MUFG UNION BANK, N.A.;REEL/FRAME:056656/0204 Effective date: 20210623 |
|
| AS | Assignment |
Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, COLORADO Free format text: SECURITY AGREEMENT;ASSIGNORS:MAXLINEAR, INC.;MAXLINEAR COMMUNICATIONS, LLC;EXAR CORPORATION;REEL/FRAME:056816/0089 Effective date: 20210708 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |