US4837637A - Scanning method for disk player - Google Patents
Scanning method for disk player Download PDFInfo
- Publication number
- US4837637A US4837637A US07/086,801 US8680187A US4837637A US 4837637 A US4837637 A US 4837637A US 8680187 A US8680187 A US 8680187A US 4837637 A US4837637 A US 4837637A
- Authority
- US
- United States
- Prior art keywords
- signal
- tracking
- memory
- data
- video
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
- 238000000034 method Methods 0.000 title abstract description 24
- 230000004044 response Effects 0.000 claims description 10
- 230000005764 inhibitory process Effects 0.000 claims 10
- 230000007704 transition Effects 0.000 claims 3
- 230000002401 inhibitory effect Effects 0.000 claims 2
- 230000001678 irradiating effect Effects 0.000 claims 1
- 230000002045 lasting effect Effects 0.000 claims 1
- 238000001514 detection method Methods 0.000 abstract description 14
- 238000010586 diagram Methods 0.000 description 45
- 238000005070 sampling Methods 0.000 description 9
- 230000009191 jumping Effects 0.000 description 8
- 230000010355 oscillation Effects 0.000 description 8
- 239000002131 composite material Substances 0.000 description 7
- 238000003780 insertion Methods 0.000 description 6
- 230000037431 insertion Effects 0.000 description 6
- 238000006073 displacement reaction Methods 0.000 description 5
- 230000001960 triggered effect Effects 0.000 description 4
- 230000003287 optical effect Effects 0.000 description 3
- 238000012546 transfer Methods 0.000 description 3
- 239000003990 capacitor Substances 0.000 description 2
- 238000006243 chemical reaction Methods 0.000 description 2
- 238000012937 correction Methods 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 230000006870 function Effects 0.000 description 2
- 238000004519 manufacturing process Methods 0.000 description 2
- 230000007246 mechanism Effects 0.000 description 2
- 230000005236 sound signal Effects 0.000 description 2
- 230000001360 synchronised effect Effects 0.000 description 2
- 230000002411 adverse Effects 0.000 description 1
- 230000003321 amplification Effects 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 230000003111 delayed effect Effects 0.000 description 1
- 230000001419 dependent effect Effects 0.000 description 1
- 238000003199 nucleic acid amplification method Methods 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 238000000926 separation method Methods 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11B—INFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
- G11B19/00—Driving, starting, stopping record carriers not specifically of filamentary or web form, or of supports therefor; Control thereof; Control of operating function ; Driving both disc and head
- G11B19/20—Driving; Starting; Stopping; Control thereof
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11B—INFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
- G11B19/00—Driving, starting, stopping record carriers not specifically of filamentary or web form, or of supports therefor; Control thereof; Control of operating function ; Driving both disc and head
- G11B19/02—Control of operating function, e.g. switching from recording to reproducing
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11B—INFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
- G11B27/00—Editing; Indexing; Addressing; Timing or synchronising; Monitoring; Measuring tape travel
- G11B27/005—Reproducing at a different information rate from the information rate of recording
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11B—INFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
- G11B27/00—Editing; Indexing; Addressing; Timing or synchronising; Monitoring; Measuring tape travel
- G11B27/10—Indexing; Addressing; Timing or synchronising; Measuring tape travel
- G11B27/102—Programmed access in sequence to addressed parts of tracks of operating record carriers
- G11B27/105—Programmed access in sequence to addressed parts of tracks of operating record carriers of operating discs
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N5/00—Details of television systems
- H04N5/76—Television signal recording
- H04N5/91—Television signal processing therefor
- H04N5/93—Regeneration of the television signal or of selected parts thereof
- H04N5/937—Regeneration of the television signal or of selected parts thereof by assembling picture element blocks in an intermediate store
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11B—INFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
- G11B2220/00—Record carriers by type
- G11B2220/20—Disc-shaped record carriers
Definitions
- the present invention relates to a scanning method for a disk player, and in particular to a scanning method whereby data recorded on a recording disk such as a video disk can be played back at high speed.
- FIG. 1 is a general block diagram of an apparatus which has been proposed in the prior art for implementing scanning by a disk player, i.e. a high-speed playback operation function whereby so long as a predetermined command is being issued, high-speed playback is executed by successive repetitions of operations consisting of playing back a portion of the data recorded on a disk, jumping over one or more recording tracks of the disk, again performing data playback, and so on.
- reference numeral 1 denotes a photodetector which is contained within a pickup and utilized to detect tracking deviations of the pickup by the 3-beam method.
- Elements 1a and 1c of the photodetector 1 receive light which is reflected from a spot of light formed on the recording disk by an auxiliary light beam which is used for tracking error detection purposes. Output signals from the elements 1a and 1c are supplied to a subtractor circuit 2, whereby a tracking error signal b is produced.
- an element 1b of the photodetector 1 receives light which is reflected from a light beam spot (the data detection point) which is formed on the recording disk by a main beam and which is used for detection of data recorded on the disk.
- the resultant output signal from element lb is supplied to an FM demodulator 3 whereby a video signal e is reproduced.
- the output signal from the subtractor circuit 2 is transferred through a loop switch 4 to an equalizer 5 which performs phase correction of the tracking error signal.
- the output signal a from the equalizer 5 is applied as a drive signal to a tracking actuator 6 to thereby complete a tracking servo loop.
- the output signal a from the equalizer 5 is supplied to a window comparator 7 and to a motor drive circuit 8.
- the window comparator 7 is configured such as to produce an output signal which is at a high level when the absolute value of the output signal level from the equalizer 5 is higher than a predetermined value.
- the output signal c from the window comparator 7 is supplied as a trigger signal to a monostable multivibrator 9.
- the Q output d from the monostable multivibrator 9 is used as a control signal which executes ON/OFF control of the loop switch 4. Specifically, when the Q output signal d is at the low level, the loop switch 4 is set in the OFF state (i.e. the open state).
- the output signal from the motor drive circuit 8 is supplied to a slider motor 10, which drives a slider (not shown in the drawings) which carries the pickup and which is slidably movable along a radial direction of a recording disk.
- the motor drive circuit 8 detects an amount of displacement of the tracking actuator 6, based on the output signal from the equalizer 5, and drives the pickup radially across the disk by means of the slider motor 10, until the amount of positional displacement becomes zero, i.e. until the pickup becomes positioned at the center of a range of movement of the tracking actuator 6.
- the motor drive circuit 8 responds to a scan command by moving the slider radially across the disk towards either the outer or the inner periphery of the disk, at a fixed predetermined speed.
- FIG. 2A shows the waveform of output signal a from the equalizer 5.
- FIG. 2B shows the waveform of the tracking error signal b
- FIG. 2C shows the output signal c from the window comparator 7
- FIG. 2D shows the Q output d of the monostable multivibrator 9
- FIG. 2E shows the waveform of the video signal e which is produced from the FM demodulator 3.
- the slider When a scan command is issued, the slider is moved for example towards the outer periphery of the disk by the motor drive circuit 8.
- the level of the output signal a from the equalizer 5, which is supplied as a drive signal to the tracking actuator 6 increases at a rate whose slope is in accordance with the velocity of displacement of the slider.
- the amount of displacement of the tracking actuator 6 becomes large.
- the output signal c from the window comparator 7 goes to the high level.
- the monostable multivibrator 9 is triggered, whereby the Q output d thereof goes to the low level during a time interval T 1 which is determined by the time constant of monostable multivibrator 9.
- the loop switch 4 is held in the OFF state during the time interval T 1 , and hence the tracking servo loop is held in the open state.
- the position of the tracking actuator 6 is restored to the center of the range of movement thereof. In this way, the data sensing light spot of the pickup is displaced by jumping over a number of recording tracks.
- High-speed data playback can be performed by the operation described above.
- the video signal e produced as output from the FM demodulator 3 does not provide a normal display of data, and noise is produced within that signal.
- the period of repetition of the time intervals (T 2 ) during which the tracking servo loop is held in the open state can be made of sufficient
- the frequency range of the playback signal is more limited than that of the original signal which is written into the memory, with this range of frequencies which can be played back being dependent upon the sampling period. For this reason, it is undesirable to utilize storage in a memory, since this is disadvantageous with regard to attaining high resolution of a display image.
- the method of the present invention is characterized in that a "loop open" command is generated with a predetermined period, a tracking servo loop is set in the open state in response to the "loop open” command, and when a predetermined time interval
- the method of the present invention is further characterized in that previous contents of a video memory are replaced by writing into the memory at least one field of video data obtained from a recording disk during playback operation, and in that multi-track jumping is executed by performing a predetermined number of operations in which a data sensing light spot is caused to jump over a predetermined number of recording disk tracks, while at the same time stored data of a video memory is repetitively read out to be utilized as reproduction data.
- a video memory is not utilized during normal-speed reproduction operation.
- track jumping operations are successiveively performed with a predetermined repetition period, these track jumping operations alternating with intervals of play operation.
- each of these intervals of play operation upon the elapse of a time interval from the point of termination of track-jumping operation, at least one field of data obtained from a recording disk is written into the video memory to replace previous contents of the memory.
- the video data contents of the memory are repetitively read out, to produce an output reproduction. video signal from the disk player.
- FIG. 1 is a block circuit diagram of a prior art example of a disk player
- FIG. 2 is a waveform diagram for assistance in describing the operation of the example of FIG. 1;
- FIG. 3 is a block circuit diagram of a disk player which utilizes a first embodiment of a scanning method according to the present invention
- FIG. 4 is a waveform diagram for assistance in describing the operation of the embodiment of FIG. 3;
- FIGS. 5A and 5B are a block circuit diagram of a disk player for implementing a second embodiment of a scanning method according to the present invention.
- FIG. 6 is a waveform diagram for assistance in describing the operation of the second embodiment
- FIG. 7 is a diagram showing positional relationships between respective data on a display plane and a memory plane
- FIG. 8 is a waveform diagram for assistance in describing the operation of the second embodiment of FIG. 5 during scanning operation
- FIGS. 9A and 9B are a block circuit diagram of a a disk player for implementing third, fourth and fifth embodiments of a scanning method according to the present invention.
- FIG. 10 is a flow chart for illustrating the operation of the third embodiment of FIG. 9;
- FIG. 11 is a waveform diagram for assistance in describing the operation of the disk player of FIG. 9 with the third embodiment
- FIG. 12 is a flow chart for illustrating the operation of the fourth embodiment of the present invention.
- FIG. 13 is a waveform diagram for assistance in describing various signals in the apparatus of FIG. 9 for the fourth embodiment
- FIG. 14 is a flow chart for describing the operation of the fifth embodiment of a scanning method according to the present invention.
- FIG. 15 is a waveform diagram of signal waveforms of the disk player of FIG. 9 for the fifth embodiment.
- FIG. 3 is a block circuit diagram of a disk player which utilizes a first embodiment of a scanning method according to the present invention.
- the elements 1a, 1b and 1c of a photodetector 1, as well as a subtractor circuit 2, a FM demodulator 3, a loop switch 4, a equalizer 5, a tracking actuator 6, an motor drive circuit 8, and a slider motor 10 respectively correspond to the identically numbered components in the prior art example of FIG. 1, and are connected in the same manner, so that further description will be omitted.
- the video signal which is produced from the FM demodulator 3 is supplied to an A/D converter 11 and to a sync separator circuit 12.
- the A/D converter 11 performs sampling of the video signal at predetermined time intervals, and converts the sample values thus obtained into digital data.
- the output data from the A/D converter 11 is supplied to a memory 13, which is coupled to receive output signals from a write control circuit 14 and a read control circuit 15, which execute mode control and address control of memory 13. Horizontal and vertical sync signals which are separated by the sync separator circuit 12 are supplied to the write control circuit 14.
- the write control circuit 14 is configured such as to produce a Write Enable signal and at the same time to produce address data which change sequentially with a predetermined period during an interval extending from the point in time at which a first vertical sync signal pulse is supplied thereto after a write command has been issued, until the succeeding vertical sync signal pulse is generated.
- the output data from the write control circuit 14 are produced by a counter which counts up clock pulses which have a predetermined frequency, and is reset by each horizontal sync signal pulse, and another counter which counts up the horizontal sync signal pulses and is reset by the vertical sync signal.
- the write control circuit 14 acts to write into the memory 13 data that include one field of video data.
- a read control circuit 15 is supplied with a vertical sync signal and horizontal sync signal which are generated by a sync signal generating circuit 16.
- the read control circuit 15 is configured such as to generate address data which vary in synchronism with the vertical sync signal and horizontal sync signal supplied thereto.
- the output data from the read control circuit 15 can be generated in the same manner as the output data from the write control circuit 14.
- the read control circuit 15 controls the operation of the memory 13 such that data including one field of video data that has been written into the memory 13 is sequentially read out from the memory 13 and supplied to the D/A converter 17, once in every predetermined number of successive bits.
- the D/A converter 17 serves to convert the data which is read out from the memory 13 into an analog signal, and to thereby produce a video signal k.
- the output signal f from an oscillator 18 is supplied as a control signal to the loop switch 4, and is also supplied as a trigger input signal to a monostable multivibrator 19.
- a write command signal is thereby supplied to the write control circuit 14 from the Q output terminal of the monostable multivibrator 19.
- FIG. 4A is a waveform diagram of the output signal a from the equalizer 5
- FIG. 4B is waveform diagram of the tracking error signal b
- FIG. 4C is a waveform diagram of the oscillator output signal f from the oscillator 18
- FIG. 4D is a waveform diagram of the Q output g of the monostable multivibrator 19
- FIG. 4E is a waveform diagram of the video signal e from the FM demodulator 3
- FIG. 4F is a waveform diagram of the vertical sync signal h which is produced from the sync separator circuit 12.
- FIG. 4G is a waveform diagram of the Write Enable signal i
- FIG. 4H is a waveform diagram of the vertical sync signal j from the sync signal generating circuit 16
- FIG. 4I is a waveform diagram of the video signal k from the D/A converter 17.
- the slider When a scan command is issued, the slider is driven by the motor drive circuit 8 in the same way as in the example of FIG. 1 , for example to be moved towards the outer periphery of the recording disk.
- the level of the output signal a from the equalizer 5, which is applied as a drive signal to the tracking actuator 6, increases at a rate whose slope is determined by the speed of movement of the slider, and the amount of displacement of the tracking actuator 6 thus becomes large.
- oscillation operation of the oscillator 18 is started, with an oscillation signal f being produced which has a period of T3 and which goes to a low logic level (referred to in the following as the low level) during successive intervals of duration T4, with each of these low-level intervals of signal f representing a "loop open” command.
- the loop switch 4 is held in the OFF state during a time interval T4, with the tracking servo loop being thereby held in the open state.
- the monostable multivibrator 19 When the oscillation output signal f goes to the low level, the monostable multivibrator 19 is triggered, so that the Q output g from the monostable multivibrator 19 goes to the low level during a time interval T5 which is determined by the time constant of the monostable multivibrator 19.
- this Q output g then returns to the high logic level (referred to in the following as the high level)
- the Write Enable signal i from the write control circuit 14 is produced (more precisely, goes to the high level) in synchronism with the first pulse of vertical sync signal h which is produced from the sync separator circuit 12.
- the Write Enable signal i continues to be output (i.e. remains at the high level) until the next pulse of the vertical sync signal h is produced.
- data including one field of video data is written into the memory 13.
- FIG. 5 is a block circuit diagram of a disk player for implementing a second embodiment of a scanning method according to the present invention.
- the elements 1a, 1b and 1c of the photodetector 1, the subtractor circuit 2, the FM demodulator 3, the loop switch 4, the equalizer 5, the tracking actuator 6, the motor drive circuit 8, the slider motor 10, the A/D converter 11, the sync separator circuit 12, the oscillator 18, and the monostable multivibrator 19 respectively correspond to the identically designated components in the disk player of FIG. 3, and are connected in the same manner.
- the horizontal sync signal H that is produced from the sync separator circuit 12 is supplied to a phase comparator 22, for thereby detecting the phase difference between the horizontal sync signal H and a reference signal (described hereinafter).
- the phase difference signal that is thereby produced from the phase comparator 22 is supplied to a time axis servo circuit 23, to execute control of the speed of rotation of a spindle motor which rotates the recording disk, or for drive control of an actuator of a tangential servo system, etc.
- Reference numeral 30 denotes a reference frequency oscillator, configured as a VCO (voltage control oscillator), which generates a reference clock signal p at a frequency which is N times the horizontal scanning frequency f H , where f H is usually 15.734 KHz and N is an integer equal to 2 or greater and which is equal to m ⁇ n (defined hereinafter).
- the reference clock signal p is frequency-divided by a frequency divider 31 by a factor 1/m (where m is an integer equal to 2 or greater), to produce a clock signal q.
- the clock signal q is selectively transferred through a switch 32 (serving as gating means) to a frequency divider 33, and is further frequency-divided in the frequency divider 33 by a factor of 1/n (where n is an integer equal to 2 or greater), to thereby produce a clock signal t at the horizontal scanning frequency f H .
- This frequency-divided clock signal t is used as a reference signal by the phase comparator 22 described hereinabove, i.e. serves as a time axis reference for the time axis servo system.
- the switch 32 is held in the closed (i.e. ON) state during normal playback of data recorded on a disk. ON/OFF control of the switch 32 is executed by control circuit 34. During a track jump operation in high-speed playback operation, switch 32 is closed during at least the period of the jump, to thereby supply the frequency-divided clock signal q to the frequency divider 33.
- the control circuit 34 consists of a monostable multivibrator 35 which is triggered on each falling edge of the output signal from the oscillator 18, to thereby generate a single pulse of predetermined pulse width, a D-type flip-flop 37 which receives these pulses from multivibrator 35 at a data input terminal, and an inverter 36 which receives the horizontal sync signal H from the sync separator circuit 12 and transfers the inverted signal to the clock input terminal of flip-flop 37. A control signal for the switch 32 is thereby produced from the Q output of flip-flop 37.
- the reference clock signal p produced by the reference oscillator 30 serves as a time axis reference for the servo system, as described above, and moreover is supplied to the A/D converter 11 and a D/A converter 39 which respectively perform A/D and D/A conversion of the video signal from the FM demodulator 3.
- the reference clock signal p is frequency-divided by the factor 1/m in the frequency divider 31, and the resultant frequency-divided signal is supplied as a Read/Write (W/R) clock signal q of the memory 40 to a S/P (serial-to-parallel) register 41 and a write control circuit 42, and is also transferred through an inverter 43 to a P/S (parallel-to-serial) register 44 and a read control circuit 45.
- W/R Read/Write
- time axis servo control is executed based on time axis reference pulses t which are derived by frequency division of the reference pulses p that are produced from the reference oscillator 30, so that the video signal e is synchronized in a specific phase relationship with the time axis reference pulses t that are produced from the frequency divider 33.
- the vertical sync signal pulses which are separated by the sync separator circuit 12 from the video signal e an the time axis reference pulses t are used respectively as horizontal and vertical reset pulses for the write control circuit 42.
- the write control circuit 42 By resetting the write control circuit 42 in this way, a fixed 1:1 relationship is established between write-in to the image plane and write-in to the memory plane, i.e. a memory-mapped condition is established. It is possible to envisage a method whereby the horizontal sync signal pulses separated by the sync separator circuit 12 from the video signal e are used as horizontal reset pulses for the write control circuit 42.
- phase deviations would be produced in this case between the time axis reference pulses t and the video signal e, due to such factors as drift in the phase synchronization of the time axis servo system, etc.
- the relationship between the W/R clock signal q and the time axis reference pulses t is fixed by the frequency divider 33, so that there is no particular uncertainty in this regard.
- the absolute relationship between the video signal e and the W/R clock signal q is determined indirectly, by the time axis servo system, and hence if the write control circuit 42 were to be reset by horizontal sync signal pulses derived from the video signal e, the timings at which resetting occurs would not be limited to only the points at which completion of the W/R operation cycle occurs. Thus, problems would arise.
- time axis reference pulses t as horizontal reset pulses for the write control circuit 42, since in this case the absolute phase relationship with the W/R clock signal q will be preserved, and the operation will not suffer adverse effects from noise contained in the playback signal.
- video data is read out from the memory 40 during each interval in which the W/R clock signal q is at the low level, and is converted to an analog video signal by the D/A converter 39.
- the read control circuit 45 determines the addresses for read-out of data from the memory 40, and the read control circuit 45 utilizes the same W/R clock signal q for counting as the write control circuit 42 does.
- the horizontal reset pulses that are applied to the read control circuit 45 are obtained by 1/n frequency division of the W/R clock signal q in a frequency divider 46, which produces frequency-divided pulses r, while the vertical reset pulses of the read control circuit 45 are derived by separation (in a vertical sync separator circuit 49) of the vertical sync signal from the composite sync signal s that is generated by sync signal generating circuit 48.
- This composite sync signal s is generated by the sync signal generating circuit 48 based on a signal of frequency 910 f H that is produced from oscillator 47.
- the horizontal sync signal pulses contained in the composite sync signal s are separated by horizontal sync separator circuit 50, and are supplied to a phase comparator 51 in which phase comparison is performed between the horizontal sync signal pulses and the frequency-divided pulses r from the frequency divider 46.
- the phase comparator 51 controls the oscillation frequency of the reference oscillator 30 in accordance with the phase difference between these pulses, to thereby phase-synchronize the horizontal reset pulses from the read control circuit 45 and the composite sync signal s.
- the horizontal and vertical reset pulses of the read control circuit 45 are determined by the composite sync signal s, which is a fixed and continuous signal, irrespective of the sync signals contained in the video signal e that is read out from the recording disk.
- the composite sync signal s which is a fixed and continuous signal, irrespective of the sync signals contained in the video signal e that is read out from the recording disk.
- FIG. 6A is a waveform diagram of the reference clock signal p
- FIG. 6B is a waveform diagram of the frequency-divided clock signal q
- FIG. 6C is a waveform diagram of the frequency-divided pulses r
- FIG. 6D is a waveform diagram of the composite sync signal s
- FIG. 6E is a waveform diagram of the time axis reference pulses t
- FIG. 6F is a waveform diagram of the video signal e
- FIG. 6G is a waveform diagram of the video signal k.
- FIGS. 7A, 7B and 7C respectively illustrate the playback image plane corresponding to a video signal which is produced from the FM demodulator 3, the memory plane, and the image plane which is obtained from the memory oupput.
- the monostable multivibrator 35 is triggered when the oscillation output signal f goes to the low level, whereby a negative-going pulse of predetermined pulse width is supplied to the D-type flip-flop 37 , as seen in FIG. 8A.
- the Q output signal u of the D-type flip-flop 37 goes to the low level during a time interval T 6 which is identical to the pulse width of the aforementioned negative-going pulse, whereby the switch 32 is set in the open state, as seen FIG. 8B.
- operation of the time axis servo is halted in synchronism with a horizontal sync signal pulse produced from the sync separator circuit 12, and writing into the memory 40 is inhibited.
- the duration of the time interval T 6 for which the Q output u is at the low level is made intermediate between the time duration T 4 for which the oscillation output f is at the low level and the time interval T 5 for which the Q output g of the monostable multivibrator 19 is at the low level.
- commencement of operation of the time axis servo after the Q output u goes to the high level will occur after a certain time interval has elapsed following closure of the tracking servo loop.
- the time axis servo will lock-in almost immediately.
- the write command is issued to the write control circuit 42 when the Q output g goes to the high level, after the time axis servo has locked in.
- data including one field of video data is written into the memory 40 without any time axis deviations, and without any noise being contained in the data, as in the case of the disk player of FIG. 3.
- a stable video signal is also obtained which is free from noise and time axis errors.
- the division ratio m of the frequency divider 31 expresses a number of samples for one block of quantized data which is subjected to serial-to-parallel conversion. Suitable values for m are 4 or 8, typically.
- the product of this division ratio value m and the division ratio n of the frequency divider 33 determines the sampling frequency of the video signal.
- the video signal k which is produced from the output stage of the D/A converter 39, after read-out from the memory 40, is added to the composite sync signal s in a summing circuit 53. This is done in order to reduce the amount of capacity required in the memory 40, i.e. since the horizontal sync signal and vertical sync signal components of the video signal are not stored in the memory 40.
- the video signal k is read from the memory 40 only during intervals in which write-in to the memory 40 is inhibited by the write control circuit 42.
- continuity of the burst phase of the video signal is lost, and the phase may become inverted.
- a burst continuity judgement circuit 54 is utilized, to judge whether color burst continuity is maintained, and to select either the input or the output of a 140 nsec delay line 55 by means of a selector switch 56 in accordance with the judgement results, to thereby ensure continuity of the burst phase.
- a field judgement circuit 57 is provided in order to control the vertical starting position of the read control circuit 45, such as to prevent mutual interchange of relationships between upper and lower portions of the display image as each field is read out of the memory.
- one field of the video signal is written into the memory 13 or memory 40.
- a "loop open" command is issued for a predetermined time interval, whereby a tracking servo loop is set in the open state, and a predetermined amount of video data obtained from a recording disk is written into a memory when a predetermined time interval has elapsed from the point at which the "loop open” command is terminated, and the video data thus written into the memory is then repetitively read out of the memory.
- a display picture is obtained which is free from noise or disturbances during scan operation, irrespective of whether the recording disk is a CAV or a CLV disk.
- T 3 can be made as short as approximately 50 msec. Even with such a short value of T 3 , one field of the video data can be written into the memory during that period, and a satisfactory display picture can be obtained.
- the number of tracks which are jumped over while the tracking servo loop is in the open state is reduced, whereby continuity of the display picture during scan operation can be preserved. A desired display image can thereby be readily searched for, so that the invention leads to enhanced ease of operation.
- FIG. 9 is a block circuit diagram of a disk player for implementing these embodiments of the invention.
- a recording disk 62 is rotated by a spindle motor 61 and data recorded on disk 62 are read out by an optical type of pickup 63.
- the internal configuration of the pickup 63 includes a laser diode, an object lens, a focus actuator, a tracking actuator, photodetector, etc.
- the output signal from the pickup 63 is supplied to an R.F. amplifier 64, and also to a focus servo circuit (not shown in the drawings) which in turn is connected to a tracking servo circuit 112.
- the focus servo circuit and the tracking servo circuit 112 drive a focus actuator and tracking actuator of pickup 63, respectively, whereby a light beam produced from the laser diode in the pickup 63 is focussed onto the recording surface of the recording disk 62 as a data sensing light spot (i.e. a data detection point), and position control of this light spot is executed to move the light spot radially across the recording disk 62 to become positioned on a recording track formed on the recording surface of disk 62.
- the tracking servo circuit 112 is configured such as to respond to a "tracking open" command a by opening the tracking servo loop, to thereby halt position control of the data sensing light spot.
- a current detection circuit 65 is coupled to receive a flow of coil current which is supplied to a coil in the pickup 63 for driving the tracking actuator.
- a current sensing signal is produced from the current detection circuit 65 in accordance with the level of the coil current, and is supplied to a slider servo circuit 66.
- the slider servo circuit 66 performs amplification and phase compensation of the current sensing signal, and thereby produces an output signal which is transferred through a motor drive circuit 67 to be suppplied as a drive signal to a slider motor 68.
- the slider motor 68 drives a slider 69, which carries the pickup 63, and which is movable radially across the recording disk, while the tracking actuator in the pickup 63 is controlled such as to be positioned at the central point of the range of movement thereof.
- the slider servo circuit 66 is configured to respond to a "forcible transport" command signal b by forcibly moving the slider 69 radially across the recording disk 62.
- An RF signal which is produced from the R.F. amplifier 64 is supplied to BPFs (band pass filters) 70 and 71 which respectively extract the right and left audio FM channel signals.
- BPFs band pass filters
- These two channel signals of the audio FM signal are respectively supplied to FM demodulators 72 and 73, to thereby derive two audio channel signals, which are respectively supplied to deemphasis circuits 74 and 75 whereby signal components which were emphasized at the time of recording are restored to their original levels.
- the audio signals which are thus produced from the de-emphasis circuits 74 and 75 are supplied to audio output terminals 76 and 77 respectively.
- the RF signal that is output from the R.F. amplifier 64 is transferred through a BPF 78 to thereby derive a video FM signal.
- This video FM signal is limited in amplitude by a limiter 79, and the resultant signal is supplied to an FM demodulator 80 to thereby reproduce the video signal.
- This video signal is transferred through a LPF (low pass filter) 81 to one terminal of a changeover switch 82 which is used for drop-out compensation.
- the other input terminal of the changeover switch 82 is coupled to receive the video signal after that signal has been delayed by a 1 H (i.e. one horizontal scanning interval) delay line 83.
- the changeover switch 82 is controlled by a control signal which is a drop-out detection signal produced from a drop out detection circuit 110.
- the drop out detection circuit 110 receives the high-frequency components of the RF signal that has been separated by an HPF (high pass filter) 111.
- the drop out detection circuit 110 is configured such as to detect drop-out on the basis of the zero-crossing points of the high-frequency components of the RF signal, and generates a drop-out detection signal in response.
- the changeover switch 82 is controlled by this drop-out signal, and drop-out correction is accomplished by using the changeover switch 82 to select the preceding 1 H interval of the video signal (obtained from the output of the 1 H delay line 83) when drop-out is detected.
- the video signal that is output from the changeover switch 82 is supplied to a CCD (charge coupled device) 84, which is supplied with a clock signal produced from a VCO (voltage control oscillator) 85.
- the CCD 84 functions to delay the video signal by an amount which is determined by the frequency of this clock signal.
- the video signal that is output from the CCD 84 is supplied to a sync separator circuit 86 which is configured such as to separate from the video signal h the vertical sync signal and the horizontal sync signal v components thereof, as well as control data c consisting of a Phillips code, etc.
- the horizontal sync signal h that is produced from the sync separator circuit 86 is supplied to a spindle servo circuit 87 which performs phase comparison between the horizontal sync signal h and a reference signal having a predetermined frequency which is produced from a reference signal generating circuit 88.
- the spindle servo circuit 87 thereby produces a spindle error signal in accordance with any phase difference between these signals, and the spindle error signal is supplied to a motor drive circuit 89 to thereby control the speed of rotation of the spindle motor 61.
- a control signal is generated in accordance with the phase difference between the horizontal sync signal h and the reference signal, and is supplied to the control input terminal of the VCO 85.
- the frequency of oscillation of VCO 85 is established in accordance with the phase difference between the horizontal sync signal h and the reference signal, so that the delay time of the CCD 84 is varied in accordance with this phase difference and time axis errors are thereby eliminated.
- the video signal is supplied to one input terminal of a changeover switch 90, and is also transferred through a LPF 91 to an A/D converter 92.
- the A/D converter 92 performs sampling of the video signal with a predetermined sampling period, and sequentially converts the sample values into digital data.
- the output data from the A/D converter 92 is supplied to a RAM (random access memory) 93 which is used as a video memory.
- Address control and mode control of the RAM 93 are executed by a memory control circuit 94, which operates based on a clock signal supplied from the reference signal generating circuit 88 and is configured such as to perform sequential read-out of data that has been written into respective addresses of the RAM 93, and to re-write the contents of respective addresses of RAM 93 in response to a Write Enable signal w.
- Data which are read out from the RAM 93 are supplied to a D/A converter 95 to be converted to an analog signal, which is transferred through a LPF 96 to a sync insertion circuit 97.
- the sync insertion circuit 97 acts to add sync signals to this analog signal, to thereby regenerate the video signal, which is supplied to the other input terminal of the changeover switch 90.
- the changeover switch 90 is controlled by a changeover control signal d produced from a system controller 100.
- the video signal which has been transferred through the RAM 93 and the video signal which has been directly output from the CCD 84 are applied to respectively input terminals of the changeover switch 90, and one of these signals is thereby selected to be supplied to a character insertion circuit 101.
- the character insertion circuit 101 produces a video signal corresponding to character data (sent from the system controller 100) and combines this with the video signal which is selected to be output by the changeover switch 90.
- the video signal thus produced as output from the character insertion circuit 101 is applied to a video output terminal 102.
- the system controller 100 consists of a microcomputer made up of a processor, ROM, RAM, programmable timer, etc, and is coupled to receive sync signals and control data which are produced from the sync separator circuit 86, data produced from a set of operating key switches 108 in accordance with key actuations, loading detection data from a loading mechanism, and a disk detection signal, etc.
- the processor of the system controller 100 performs processing of these input signals in accordance with programs which are stored in the ROM, and controls the slider servo circuit 66, the spindle servo circuit 87, the changeover switch 90, the memory control circuit 94, the character insertion circuit 101, a drive circuit 103 which drives the laser diode, a Track Jump drive circuit 104 which drives the tracking actuator in response to "jump" commands, a motor drive circuit 106 which drives a motor 105 of the disk loading mechanism, a display circuit 107, and a tracking servo circuit 112.
- a voltage V cc is applied to a power supply terminal of the system controller 100 through a diode D, with a capacitor C being coupled between this power supply terminal and ground potential.
- the diode D and capacitor C thereby constitute a back-up circuit 109 whereby power continues to be supplied to the system controller 100 after power to the disk player has been switched off.
- FIG. 10 is a flow chart of the operation of the processor of the system controller 100 for the third embodiment of the scanning method of the present invention. The operating flow of the processor will be described in the following.
- step S1 of FIG. 10 In which initial setting is performed of the contents of an address in the RAM of the system controller 100 which is used as a vertical sync (V sync) counter.
- the processor operation then moves to step S2, to judge whether or not a pulse of the vertical sync signal v is being output from the sync separator circuit 86. If it is judged in step S2 that a pulse of the vertical sync signal v is not being produced, then the processor repetitively executes step S2 thereafter, and operation moves to step S3 only when it is judged that a vertical sync signal pulse is being produced.
- step S3 a decision is made as to whether or not the count value held in the vertical sync counter is less than 3. If it is judged in step S3 that this count value is less than 3, the processor operation then moves to step S4 in which the scan direction is set identical to that designated by the scan command, and the processor causes the video signal to be read out from RAM 93 as the reproduction video signal. The processor operation then moves to step S5, in which a sequence of "one-track jump" command pulses p are issued from the track jump drive circuit 104. Each of these pulses p causes the data sensing light spot of the pickup to jump over one recording track, and in this example a sequence of 15 of these pulses occurring once per millisecond is produced to execute a multi-track jump. The processor operation then moves to step S6 in which one is added to the count value held in the vertical sync counter and each of the steps from step S2 thereon is again executed
- step S3 If it is judged in step S3 that the count value in the vertical sync counter is not less than 3, the processor operation then moves to step S7 in which control of the various sections of the disk player is executed such that play operation is carried out, i.e. recorded data are read out from the recording disk 62 to be produced as a reproduction video signal.
- the processor operation then moves to step S8 in which a decision is made as to whether or not the count value in the vertical sync counter is equal to 3. If it is judged in step S8 that this count value is equal to 8, the processor operation then moves to step S9 in which transfer of the Write Enable signal w is initiated, and the processor operation then moves to step S6 again.
- step S8 If it is judged in step S8 that the count value of the vertical sync counter is not equal to 3, the processor operation then moves to step S10 in which transfer of the Write Enable signal w is halted. Step S11 is then executed, in which a decision is made as to whether or not a "scan operation halt" command has been issued. If it is judged in step S11 that a "scan operation halt” command has been issued, then processor operation returns to execution of the main routine. If it is judged in step S11 that a "scan operation halt" command has not been issued, then each of the steps from step S1 thereafter is again executed.
- FIG. 11A is a waveform diagram of the vertical sync signal v which is produced from the sync separator circuit 86
- FIG. 11B is a waveform diagram of the "one-track jump" command pulses p
- FIG. 11C is a waveform diagram of the Write Enable signal w.
- Such multi-track jump operation is performed successively during an interval in which three successive pulses of the vertical sync signal v are produced from the sync separator circuit 86.
- the multi-track jump operation is performed in alternation with intervals in which play operation performed. Each of these intervals in which play operation is performed extends over two successive vertical scanning intervals, i.e. is a time interval during which two successive pulses of the vertical sync signal v are produced from the sync separator circuit 86.
- the Write Enable signal w is produced (i.e. at the high level).
- one field of video data obtained from the recording disk 62 is written into the RAM 93, to update a stored field of video data which was previously written into RAM 93.
- the data thus stored in the RAM 93 are then repetitively read out during the succeeding multi-track jump interval, to thereby provide a reproduction video signal.
- FIG. 12 is a flow chart of the operation of the processor of the system controller 100 for the fourth embodiment of a scanning method according to the present invention.
- the processor operation while play operation is taking place, e.g. by execution of a main routine, if the user issues a scan command by actuating an operating key, the processor operation then moves to step S21.
- step S21 initial setting is performed of the contents of an address in the RAM of the system controller 100 which is used as a vertical sync (V sync) counter.
- the processor operation then moves to step S22, to judge whether or not a pulse of the vertical sync signal v is being output from the sync separator circuit 86. If it is judged in step S22 that a pulse of the vertical sync signal v is not being produced, then the processor repetitively executes step S22 thereafter, and operation moves to step S23 only when it is judged that a vertical sync signal pulse is being produced.
- step S23 a decision is made as to whether or not the count value held in the vertical sync counter is less than 3. If it is judged in step S23 that this count value is less than 3, the processor operation then moves to step S24 in which generation of the Write Enable signal w is halted. The processor operation then moves to step S25, in which the scan direction is set identical to that designated by the scan command, and the processor causes the video signal to be read out from RAM 93 as the reproduction video signal. The processor operation then moves to step S26, in which a sequence of "one-track jump" command pulses p are issued to the track jump drive circuit 104.
- Each of these pulses p causes the data sensing light spot of the pickup to jump over one recording track, and in this example a sequence of 15 of these pulses occurring once per millisecond is produced to execute a multi-track jump.
- the processor operation then moves to step S27 in which one is added to the count value held in the vertical sync counter and each of the steps from step S22 thereon is again executed.
- step S23 If it is judged in step S23 that the count in the vertical sync counter is not less than 3, the processor operation then moves to step S28 whereby the Write Enable signal w is produced. The processor operation then moves to step S29, in which control of various sections of the disk player is executed to begin play operation. The processor operation then moves to step S30, and a decision is made as to whether or not a "scan operation halt" command has been issued. If it is judged in step S30 that such a halt command has been issued, then the processor operation returns to execution of the main routine. If it is judged in step S30 that no "scan operation halt" command has been issued, the processor operation then moves to step S21 and this and subsequent steps are then executed once more.
- FIG. 13A is a waveform diagram of the vertical sync signal v which is produced from the sync separator circuit 86
- FIG. 13B is a waveform diagram of the "one-track jump" command pulses p
- FIG. 13C is a waveform diagram of the Write Enable signal w.
- Three such multi-track jump operations are performed successively during an interval in which three successive pulses of the vertical sync signal v are produced from the sync separator circuit 86. Successive ones of these jump operations are performed in alternation with intervals in which the play operation is performed. Each of these intervals in which the play operation is performed extends over two successive vertical scanning intervals, i.e. is a time interval during which two successive pulses of the vertical sync signal p are produced from the sync separator circuit 86.
- At least one field of video data obtained from a recording disk during play operation is written into a video memory to update the memory contents, at the same time that this video data is being output from the player as a video signal.
- multi-track jump operations are being repetitively performed, with each such multi-track jump operation resulting in the sensing light spot' of the pickup being moved across a predetermined number of tracks of the recording disk and with each such multi-track jump occurring during a predetermined time interval, the data stored in the memory are repetitively read out therefrom to be utilized as reproduction data.
- the repreduction speed during high-speed reproduction operation is determined only by the ratio of the duration of each multi-track jump interval to that of each interval in which play operation is executed. Thus, adjustment of the speed of high-speed reproduction can be easily performed.
- step S41 control of various sections of the disk player is executed such that playback of video and audio data recorded on the recording disk 62 is performend, and the reproduced video and audio data are supplied direct to video terminal 102 and to audio terminals 76 and 77 respectively without passing the circuit including the RAM 93.
- step S42 the processor operation then moves to step S42 in which a decision is made as to whether or not a scan command has been issued. If it is judged in step S42 that a scan command has not been issued, the processor operation returns to step S41. If it is judged in step S42 that a scan command has been issued, the processor operation then moves to step S43, in which a decision is made as to whether to not a pulse of the vertical sync signal v is being produced from the sync separator circuit 86.
- step S43 If it is judged in step S43 that a vertical sync signal pulse v is not being produced, then execution of step S43 is repetitively performed until it is judged that a pulse of the vertical sync signal v has been produced from the sync separator circuit 86. If it is judged that a vertical sync signal pulse v is produced, the processor operation then moves to step S44, whereupon the processor terminates the Write Enable signal w to thereby prevent further write-in of the video data to the RAM 93. The processor then executes control of the changeover swich 90 such that the video signal obtained by reading data from the RAM 93 is selected to be supplied to the output terminal 102.
- step S45 in which issuance of a "forcible transport" command signal b to the slider servo circuit 66 is initiated, and the processor operation then moves to step S46 in which initial setting is performed of a programmable timer contained in the system controller 100, to set a time of 48 ms, and timer operation is then started.
- step S47 in which the tracking servo loop is set in the open state and held open for 10 ms.
- step S48 in which a second programmable timer (different from the programmable timer of step S46) is set to a time of 5 ms, and timer operation thereof is started.
- step S49 in which a decision is made as to whether or not the time set for the 5 ms timer has elapsed. If this time is judged to have elapsed, the processor operation then moves to step S50.
- step S50 the processor judges whether or not a pulse of the vertical sync signal v is being produced from the sync separator circuit 86, and if no pulse is being output, step S50 is repetitively executed until output of a pulse of the vertical sync signal v occurs. The processor operation then moves to step S51.
- step 51 the processor produces a Write Enable signal until the next pulse of vertical sync signal v is produced, and during that time one field of the video signal obtained from the recording disk is written into RAM 93.
- the processor operation then moves to step S52, in which a decision is made as to whether or not the scan command continues to be issued. If it is judged in step S52 that the scan command is still in force, then the processor operation moves to step S53, and a decision is made as to whether or not the time set for the 48 ms timer has elapsed. If it is judged that this time has elapsed, the processor operation then moves to step S46.
- step S52 If it is judged in step S52 that the scan command is no longer being issued, then the processor operation moves to step S54, in which issuance of the "forcible transport" command signal b to the slider servo circuit 66 is terminated. The processor operation then moves to step S55, in which a decision is made as to whether or not a pulse of the vertical sync signal v is being produced from the sync separator circuit 86. If it is judged in step S55 that a pulse of the vertical sync signal v is not being produced, then the processor repetitively executes step S55 until it is judged that a vertical sync signal pulse is being output.
- step S56 in which the processor controls the disk player such as to reproduce the video and audio signals recorded on the recording disk 62 and to supply these to the video output terminal 102 and audio output terminals 76 and 77 respectively.
- the processor operation then returns to the routine which was being executed prior to step S41.
- FIG. 15A is a waveform diagram of the "tracking loop open” command signal a
- FIG. 15B is a waveform diagram of the "forcible transport” command signal b which is issued to the slider servo circuit 66
- FIG. 15C is a waveform diagram of the changeover control signal d which is supplied to the changeover switch 90
- FIG. 15D is a waveform diagram of the vertical sync signal v which is produced from the sync separator circuit 86
- FIG. 15E is a waveform diagram of the Write Enable signal w.
- the "tracking open" command signal a is produced during successive 10 ms intervals with a repetition period of 48 ms.
- the system waits to detect the next pulse of the vertical sync signal v, in step S50.
- the Write Enable signal is generated (i.e. signal w goes to the high level) from the end of that vertical sync pulse until the start of the next vertical sync pulse, whereby one field of the video signal is written into RAM 93 to replace the previous memory contents.
- track jump operations are periodically initiated with a predetermined period, while data stored in a video memory are repetitively read out to be produced as reproduction data.
- a predetermined time interval has elapsed following the end of that track jump operation
- at least one field of video data obtained from the recording disk is written into the video memory to replace the previous memory contents, and the video memory contents are read out to be produced as output reproduction video data.
- updating of the stored contents of the video memory is periodically executed with a substantially constant period during scan operation, while data which are read out from the memory are produced as output reproduction data both during play operation and during track jumping operation, for the duration of a scan command.
Landscapes
- Engineering & Computer Science (AREA)
- Multimedia (AREA)
- Signal Processing (AREA)
- Optical Recording Or Reproduction (AREA)
- Television Signal Processing For Recording (AREA)
Applications Claiming Priority (6)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP61194449A JPH0628441B2 (ja) | 1986-08-19 | 1986-08-19 | 高速再生機能を有する情報再生装置 |
JP61-194449 | 1986-08-19 | ||
JP61202307A JPS6359182A (ja) | 1986-08-28 | 1986-08-28 | 情報再生装置におけるスキヤン方式 |
JP61-202307 | 1986-08-28 | ||
JP61-203245 | 1986-08-29 | ||
JP61203245A JPH0748846B2 (ja) | 1986-08-29 | 1986-08-29 | 情報再生装置 |
Publications (1)
Publication Number | Publication Date |
---|---|
US4837637A true US4837637A (en) | 1989-06-06 |
Family
ID=27326938
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US07/086,801 Expired - Fee Related US4837637A (en) | 1986-08-19 | 1987-08-19 | Scanning method for disk player |
Country Status (3)
Country | Link |
---|---|
US (1) | US4837637A (enrdf_load_stackoverflow) |
DE (1) | DE3727708A1 (enrdf_load_stackoverflow) |
GB (1) | GB2195215B (enrdf_load_stackoverflow) |
Cited By (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4887253A (en) * | 1987-09-01 | 1989-12-12 | Pioneer Electronic Corporation | Scanning method and apparatus for performing track jump operations in disk player |
US4994924A (en) * | 1988-09-16 | 1991-02-19 | Pioneer Electronic Corporation | Reproducing processor allowing selective inhibition of dropout compensation and video signal correction processing |
US5001570A (en) * | 1988-09-02 | 1991-03-19 | Pioneer Electronic Corporation | Multispeed reproducing control apparatus of a video disk player for reproducing at a variety of reproducing speeds from a CLV disk |
US5051972A (en) * | 1987-06-30 | 1991-09-24 | Kabushiki Kaisha Toshiba | Track accessing control apparatus having a high-pass filter for extracting a tracking signal |
US5150344A (en) * | 1989-09-28 | 1992-09-22 | Pioneer Electronic Corporation | Tracking servo system |
EP0649255A3 (en) * | 1993-10-18 | 1996-02-07 | Sony Corp | Video signal reproducing apparatus. |
AU673206B2 (en) * | 1993-01-11 | 1996-10-31 | Sony Corporation | Picture signal coding method, decoding method and picture signal recording medium |
US5606716A (en) * | 1989-10-18 | 1997-02-25 | Asahi Kogaku Kogyo Kabushiki Kaisha | Device for detecting the connectivity of a monitor and inhibiting a data reproducing operation |
US5621712A (en) * | 1993-11-17 | 1997-04-15 | Pioneer Electronic Corporation | Reproducing system for an optical recording medium having improved response to a high speed scanning instruction |
US6477123B1 (en) * | 1997-03-29 | 2002-11-05 | Thomson Licensing S.A. | Device for CD reproduction with variable speed or direction |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5103317A (en) * | 1988-04-25 | 1992-04-07 | Pioneer Electronic Corporation | Apparatus for playing recording medium having a selective special reproduction playback mode |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4439791A (en) * | 1980-03-21 | 1984-03-27 | Victor Company Of Japan, Ltd. | Slow-motion reproducing system in an apparatus for reproducing rotary recording medium with mode dependent skip pulse generator and field memories |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4161753A (en) * | 1977-07-08 | 1979-07-17 | International Business Machines Corporation | Video recording disk with interlacing of data for frames on the same track |
JPS5560385A (en) * | 1978-10-27 | 1980-05-07 | Victor Co Of Japan Ltd | Information signal regenerator |
JPS6048809B2 (ja) * | 1979-10-16 | 1985-10-29 | パイオニアビデオ株式会社 | 情報読取装置におけるトラッキングサ−ボ引込装置 |
US4361849A (en) * | 1980-11-06 | 1982-11-30 | Rca Corporation | Video disc vari-speed playback system |
NL8303029A (nl) * | 1983-08-31 | 1985-03-18 | Philips Nv | Inrichting voor het uitlezen van een schijfvormige optische registratiedrager. |
JPH0614735B2 (ja) * | 1985-04-05 | 1994-02-23 | パイオニア株式会社 | 映像再生装置 |
-
1987
- 1987-08-19 US US07/086,801 patent/US4837637A/en not_active Expired - Fee Related
- 1987-08-19 DE DE19873727708 patent/DE3727708A1/de active Granted
- 1987-08-19 GB GB8719585A patent/GB2195215B/en not_active Expired - Lifetime
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4439791A (en) * | 1980-03-21 | 1984-03-27 | Victor Company Of Japan, Ltd. | Slow-motion reproducing system in an apparatus for reproducing rotary recording medium with mode dependent skip pulse generator and field memories |
Cited By (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5051972A (en) * | 1987-06-30 | 1991-09-24 | Kabushiki Kaisha Toshiba | Track accessing control apparatus having a high-pass filter for extracting a tracking signal |
US4887253A (en) * | 1987-09-01 | 1989-12-12 | Pioneer Electronic Corporation | Scanning method and apparatus for performing track jump operations in disk player |
US5001570A (en) * | 1988-09-02 | 1991-03-19 | Pioneer Electronic Corporation | Multispeed reproducing control apparatus of a video disk player for reproducing at a variety of reproducing speeds from a CLV disk |
US4994924A (en) * | 1988-09-16 | 1991-02-19 | Pioneer Electronic Corporation | Reproducing processor allowing selective inhibition of dropout compensation and video signal correction processing |
US5150344A (en) * | 1989-09-28 | 1992-09-22 | Pioneer Electronic Corporation | Tracking servo system |
US5606716A (en) * | 1989-10-18 | 1997-02-25 | Asahi Kogaku Kogyo Kabushiki Kaisha | Device for detecting the connectivity of a monitor and inhibiting a data reproducing operation |
AU673206B2 (en) * | 1993-01-11 | 1996-10-31 | Sony Corporation | Picture signal coding method, decoding method and picture signal recording medium |
EP0649255A3 (en) * | 1993-10-18 | 1996-02-07 | Sony Corp | Video signal reproducing apparatus. |
US5784518A (en) * | 1993-10-18 | 1998-07-21 | Sony Corporation | Apparatus for reproducing continuous frames or fields of a video signal |
US5621712A (en) * | 1993-11-17 | 1997-04-15 | Pioneer Electronic Corporation | Reproducing system for an optical recording medium having improved response to a high speed scanning instruction |
US6477123B1 (en) * | 1997-03-29 | 2002-11-05 | Thomson Licensing S.A. | Device for CD reproduction with variable speed or direction |
Also Published As
Publication number | Publication date |
---|---|
GB2195215B (en) | 1991-01-09 |
DE3727708A1 (de) | 1988-02-25 |
GB2195215A (en) | 1988-03-30 |
DE3727708C2 (enrdf_load_stackoverflow) | 1990-02-22 |
GB8719585D0 (en) | 1987-09-23 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4611319A (en) | Disc drive control system | |
US4837637A (en) | Scanning method for disk player | |
JPH0614735B2 (ja) | 映像再生装置 | |
JPH0773367B2 (ja) | 記録情報再生装置 | |
US4825137A (en) | Time base control system for a spindle servo | |
US4491877A (en) | Cross-talk detector in information-carrying disc player | |
US4845572A (en) | Multiplied-speed reproducing system in information reproducing apparatus | |
US4841504A (en) | Method and apparatus for recording an information signal on a rotary recording medium | |
US4415935A (en) | Tangential servo control signal generating device for recorded data reproducing device | |
JPH0628441B2 (ja) | 高速再生機能を有する情報再生装置 | |
US4862291A (en) | Scanning system in information reproducing apparatus | |
JPS5971164A (ja) | 記録デイスクの回転制御方式 | |
JP2591881B2 (ja) | サンプル化ビデオ信号記録ディスク演奏装置 | |
JPS6359286A (ja) | 情報再生装置 | |
JP2672586B2 (ja) | 時間軸制御装置 | |
JPH038033B2 (enrdf_load_stackoverflow) | ||
US4794466A (en) | Disk player | |
JPS6359182A (ja) | 情報再生装置におけるスキヤン方式 | |
JPS6310890A (ja) | 記録情報再生方式 | |
JPH0256769A (ja) | 時間軸制御方式 | |
JPH0516795B2 (enrdf_load_stackoverflow) | ||
JPS63125064A (ja) | 情報再生装置におけるスキヤン方式 | |
JPH0419634Y2 (enrdf_load_stackoverflow) | ||
JPS63224068A (ja) | デイスクプレ−ヤの時間軸制御方式 | |
JPH0559502B2 (enrdf_load_stackoverflow) |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: PIONEER ELECTRONIC CORPORATION, 4-1, MEGURO 1-CHOM Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNORS:AKIYAMA, TORU;YASUDA, SHIGERU;YASUKAWA, KENICHIRO;AND OTHERS;REEL/FRAME:004760/0943 Effective date: 19870810 Owner name: PIONEER ELECTRONIC CORPORATION,JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:AKIYAMA, TORU;YASUDA, SHIGERU;YASUKAWA, KENICHIRO;AND OTHERS;REEL/FRAME:004760/0943 Effective date: 19870810 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 19970611 |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |