US20090001611A1 - Adhesive sheet for manufacturing semiconductor device, manufacturing method of semiconductor device using the sheet, and semiconductor device obtained by the method - Google Patents
Adhesive sheet for manufacturing semiconductor device, manufacturing method of semiconductor device using the sheet, and semiconductor device obtained by the method Download PDFInfo
- Publication number
- US20090001611A1 US20090001611A1 US11/851,963 US85196307A US2009001611A1 US 20090001611 A1 US20090001611 A1 US 20090001611A1 US 85196307 A US85196307 A US 85196307A US 2009001611 A1 US2009001611 A1 US 2009001611A1
- Authority
- US
- United States
- Prior art keywords
- adhesive sheet
- semiconductor element
- manufacturing
- resin
- semiconductor device
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/27—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L24/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/85—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/98—Methods for disconnecting semiconductor or solid-state bodies
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L25/0657—Stacked arrangements of devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/50—Multistep manufacturing processes of assemblies consisting of devices, each device being of a type provided for in group H01L27/00 or H01L29/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
- H01L2224/29001—Core members of the layer connector
- H01L2224/29099—Material
- H01L2224/291—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/29101—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
- H01L2224/29001—Core members of the layer connector
- H01L2224/29099—Material
- H01L2224/2919—Material with a principal constituent of the material being a polymer, e.g. polyester, phenolic based polymer, epoxy
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
- H01L2224/29001—Core members of the layer connector
- H01L2224/29099—Material
- H01L2224/29198—Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
- H01L2224/29199—Material of the matrix
- H01L2224/2929—Material of the matrix with a principal constituent of the material being a polymer, e.g. polyester, phenolic based polymer, epoxy
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
- H01L2224/29001—Core members of the layer connector
- H01L2224/29099—Material
- H01L2224/29198—Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
- H01L2224/29298—Fillers
- H01L2224/29299—Base material
- H01L2224/293—Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/29301—Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
- H01L2224/29311—Tin [Sn] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
- H01L2224/29001—Core members of the layer connector
- H01L2224/29099—Material
- H01L2224/29198—Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
- H01L2224/29298—Fillers
- H01L2224/29299—Base material
- H01L2224/293—Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/29301—Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
- H01L2224/29316—Lead [Pb] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
- H01L2224/29001—Core members of the layer connector
- H01L2224/29099—Material
- H01L2224/29198—Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
- H01L2224/29298—Fillers
- H01L2224/29299—Base material
- H01L2224/293—Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/29317—Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
- H01L2224/29318—Zinc [Zn] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
- H01L2224/29001—Core members of the layer connector
- H01L2224/29099—Material
- H01L2224/29198—Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
- H01L2224/29298—Fillers
- H01L2224/29299—Base material
- H01L2224/293—Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/29317—Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
- H01L2224/29324—Aluminium [Al] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
- H01L2224/29001—Core members of the layer connector
- H01L2224/29099—Material
- H01L2224/29198—Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
- H01L2224/29298—Fillers
- H01L2224/29299—Base material
- H01L2224/293—Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/29338—Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/29339—Silver [Ag] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
- H01L2224/29001—Core members of the layer connector
- H01L2224/29099—Material
- H01L2224/29198—Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
- H01L2224/29298—Fillers
- H01L2224/29299—Base material
- H01L2224/293—Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/29338—Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/29344—Gold [Au] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
- H01L2224/29001—Core members of the layer connector
- H01L2224/29099—Material
- H01L2224/29198—Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
- H01L2224/29298—Fillers
- H01L2224/29299—Base material
- H01L2224/293—Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/29338—Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/29347—Copper [Cu] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
- H01L2224/29001—Core members of the layer connector
- H01L2224/29099—Material
- H01L2224/29198—Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
- H01L2224/29298—Fillers
- H01L2224/29299—Base material
- H01L2224/293—Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/29338—Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/29355—Nickel [Ni] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
- H01L2224/29001—Core members of the layer connector
- H01L2224/29099—Material
- H01L2224/29198—Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
- H01L2224/29298—Fillers
- H01L2224/29299—Base material
- H01L2224/293—Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/29363—Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/29364—Palladium [Pd] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
- H01L2224/29001—Core members of the layer connector
- H01L2224/29099—Material
- H01L2224/29198—Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
- H01L2224/29298—Fillers
- H01L2224/29299—Base material
- H01L2224/293—Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/29363—Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/29371—Chromium [Cr] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
- H01L2224/29001—Core members of the layer connector
- H01L2224/29099—Material
- H01L2224/29198—Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
- H01L2224/29298—Fillers
- H01L2224/29299—Base material
- H01L2224/29386—Base material with a principal constituent of the material being a non metallic, non metalloid inorganic material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
- H01L2224/29001—Core members of the layer connector
- H01L2224/29099—Material
- H01L2224/29198—Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
- H01L2224/29298—Fillers
- H01L2224/29299—Base material
- H01L2224/29393—Base material with a principal constituent of the material being a solid not provided for in groups H01L2224/293 - H01L2224/29391, e.g. allotropes of carbon, fullerene, graphite, carbon-nanotubes, diamond
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32135—Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/32145—Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32245—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45117—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
- H01L2224/45124—Aluminium (Al) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/45144—Gold (Au) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/45147—Copper (Cu) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48245—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
- H01L2224/48247—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/8319—Arrangement of the layer connectors prior to mounting
- H01L2224/83191—Arrangement of the layer connectors prior to mounting wherein the layer connectors are disposed only on the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/8319—Arrangement of the layer connectors prior to mounting
- H01L2224/83192—Arrangement of the layer connectors prior to mounting wherein the layer connectors are disposed only on another item or body to be connected to the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/838—Bonding techniques
- H01L2224/8385—Bonding techniques using a polymer adhesive, e.g. an adhesive based on silicone, epoxy, polyimide, polyester
- H01L2224/83855—Hardening the adhesive by curing, i.e. thermosetting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/838—Bonding techniques
- H01L2224/8385—Bonding techniques using a polymer adhesive, e.g. an adhesive based on silicone, epoxy, polyimide, polyester
- H01L2224/8388—Hardening the adhesive by cooling, e.g. for thermoplastics or hot-melt adhesives
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/838—Bonding techniques
- H01L2224/8385—Bonding techniques using a polymer adhesive, e.g. an adhesive based on silicone, epoxy, polyimide, polyester
- H01L2224/83885—Combinations of two or more hardening methods provided for in at least two different groups from H01L2224/83855 - H01L2224/8388, e.g. for hybrid thermoplastic-thermosetting adhesives
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/85—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
- H01L2224/852—Applying energy for connecting
- H01L2224/85201—Compression bonding
- H01L2224/85205—Ultrasonic bonding
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
- H01L2224/92—Specific sequence of method steps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
- H01L2224/92—Specific sequence of method steps
- H01L2224/922—Connecting different surfaces of the semiconductor or solid-state body with connectors of different types
- H01L2224/9222—Sequential connecting processes
- H01L2224/92242—Sequential connecting processes the first connecting process involving a layer connector
- H01L2224/92247—Sequential connecting processes the first connecting process involving a layer connector the second connecting process involving a wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/0651—Wire or wire-like electrical connections from device to substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L24/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/73—Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00013—Fully indexed content
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01004—Beryllium [Be]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01005—Boron [B]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01006—Carbon [C]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01013—Aluminum [Al]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01014—Silicon [Si]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01015—Phosphorus [P]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/0102—Calcium [Ca]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01024—Chromium [Cr]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01027—Cobalt [Co]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01028—Nickel [Ni]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/0103—Zinc [Zn]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01033—Arsenic [As]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01046—Palladium [Pd]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01047—Silver [Ag]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/0105—Tin [Sn]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01051—Antimony [Sb]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01056—Barium [Ba]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01074—Tungsten [W]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01082—Lead [Pb]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/06—Polymers
- H01L2924/0665—Epoxy resin
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/06—Polymers
- H01L2924/078—Adhesive characteristics other than chemical
- H01L2924/07802—Adhesive characteristics other than chemical not being an ohmic electrical conductor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/102—Material of the semiconductor or solid state bodies
- H01L2924/1025—Semiconducting materials
- H01L2924/10251—Elemental semiconductors, i.e. Group IV
- H01L2924/10253—Silicon [Si]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/156—Material
- H01L2924/157—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2924/15738—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950 C and less than 1550 C
- H01L2924/15747—Copper [Cu] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/156—Material
- H01L2924/15786—Material with a principal constituent of the material being a non metallic, non metalloid inorganic material
- H01L2924/15788—Glasses, e.g. amorphous oxides, nitrides or fluorides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/20—Parameters
- H01L2924/201—Temperature ranges
- H01L2924/20103—Temperature range 60 C=<T<100 C, 333.15 K =< T< 373.15K
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/20—Parameters
- H01L2924/201—Temperature ranges
- H01L2924/20104—Temperature range 100 C=<T<150 C, 373.15 K =< T < 423.15K
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/20—Parameters
- H01L2924/201—Temperature ranges
- H01L2924/20105—Temperature range 150 C=<T<200 C, 423.15 K =< T < 473.15K
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/20—Parameters
- H01L2924/201—Temperature ranges
- H01L2924/20106—Temperature range 200 C=<T<250 C, 473.15 K =<T < 523.15K
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/20—Parameters
- H01L2924/201—Temperature ranges
- H01L2924/20107—Temperature range 250 C=<T<300 C, 523.15K =<T< 573.15K
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/3011—Impedance
Definitions
- the present invention relates to an adhesive sheet for manufacturing a semiconductor device, a manufacturing method of a semiconductor device using the sheet, and a semiconductor device obtained by the method.
- thermosetting paste resin for example, refer to JP-A No. 2002-179769
- an example using an adhesive sheet in which a thermoplastic resin and a thermosetting resin are combined for example, refer to JP-A Nos. 2002-261233 and 2000-104040
- an adhesive sheet or an adhesive is used at the time of adhesion of a semiconductor element and a substrate, a lead frame, or a semiconductor element.
- the adhesion is performed by compression bonding (die attaching) a semiconductor element and a substrate or the like, and then by curing an adhesive sheet or the like in a heating step.
- wires are bonded to connect the semiconductor element and the substrate electrically, and then sealing with a sealing resin is performed by molding with the sealing resin and curing (for example, refer to JP-A Nos. 2002-261233 and 2000-104040).
- the semiconductor element on the substrate or the like moves due to ultrasonic vibration and heating. Because of this, conventionally, there has been a necessity to fix the semiconductor element so as not to move by heating and curing the thermosetting paste resin and the thermosetting adhesive sheet through a heating step before the wire bonding.
- the adhesive sheet consisted of a thermoplastic resin and the adhesive sheet in which a thermosetting resin and a thermoplastic resin are combined
- a heating step is necessary after the die attaching and before the wire-bonding for the purpose of ensuring adhesive strength with an adhesion target and improving wettability.
- this adhesive sheet cannot be peeled off nor removed from the semiconductor element or the semiconductor chip made into an individual piece, and the semiconductor element and the like have been wasted. Because of this, production cost has been high and a decrease of the yield has been brought about.
- the present invention has been made in view of the above-described problems, and an objective thereof is also to provide an adhesive sheet for manufacturing a semiconductor device peelable in the case that there is trouble in pasting when a semiconductor element is pasted to an adherend using an adhesive sheet. Further, another objective is to provide a manufacturing method of a semiconductor device using the adhesive sheet and a semiconductor device obtained by the method.
- the present inventors earnestly examined an adhesive sheet for manufacturing a semiconductor device, a semiconductor device obtained by using the sheet, and a manufacturing method thereof in order to solve the above-described conventional problems. As a result, it was found that the above objectives can be achieved by making the invention be configured as follows, and the present invention has been completed.
- the adhesive sheet for manufacturing a semiconductor device used when a semiconductor element is adhered to an adherend and the semiconductor element is wire-bonded wherein a 180 degree peeling adhesive strength against a silicon wafer is 5 (N/25 mm width) or less.
- the 180 degree peeling adhesive strength against a silicon wafer of an adhesive sheet is 5 (N/25 mm width) or less, peeling-off is possible after the semiconductor element is adhered to an adherend. Further, peeling-off can be performed without damaging the semiconductor element and the like. Therefore, in the case that wrinkles, mixing of foreign objects, air bubbles, or the like occur when the semiconductor element is pasted onto the adherend using an adhesive sheet, wasting of the semiconductor element and the adherend becomes unnecessary by peeling off the adhesive sheet from the semiconductor element and the adherend. Because the conventional adhesive sheet is difficult to be peeled off from the semiconductor element, the semiconductor element and the like have been disposed of with the adhesive sheet in the case that trouble as described above occurs.
- the adherend includes a substrate, a lead frame, or a semiconductor element.
- a sheet comprising a thermosetting resin can be used.
- a sheet comprising both of a thermosetting resin and a thermoplastic resin can be used.
- thermosetting resin an epoxy resin and/or a phenol resin preferably is/are used.
- thermoplastic resin an acrylic resin is preferably used.
- thermosetting resin a sheet comprising an epoxy resin, a phenol resin, and an acrylic resin can be used, and the weight ratio of the acrylic resin to the epoxy resin and the phenol resin is preferably larger than 50%.
- the manufacturing method of a semiconductor device comprises a step of fixing a semiconductor element onto an adherend interposing the adhesive sheet for manufacturing a semiconductor device, a step of bonding wires to the semiconductor device, and a step of resin-sealing the semiconductor element with a sealing resin, wherein in the case of trouble occurring in the step of fixing, the semiconductor element is peeled off from the adhesive sheet and the step of fixing is repeated using another adhesive sheet.
- the semiconductor element is peeled off from the adhesive sheet, and there is no necessity to waste semiconductor elements and the like that are more expensive than the adhesive sheet. Further, the semiconductor elements and the like can also be prevented from being damaged at the time of peeling. Thereby, the manufacturing of a semiconductor device becomes possible while suppressing the production cost.
- the step of fixing is preferably performed at 70° C. or less. Thereby, pasting of the semiconductor element and the adherend becomes possible while suppressing the adhesive sheet from excessively adhering to the semiconductor element and the adherend. As a result, when the adhesive sheet is peeled off from the semiconductor element and the adherend, the semiconductor element can be prevented from being damaged.
- a semiconductor device according to the present invention is obtained by the manufacturing method of a semiconductor device.
- the present invention has effects described below with the means explained above.
- the present invention even in the case when there is an occurrence of wrinkles, mixing of foreign objects, air bubbles, or the like in the case of pasting a semiconductor element and an adherend using an adhesive sheet, the semiconductor element and the like can be prevented from being wasted by peeling the adhesive sheet off from the semiconductor element and the adherend.
- the present invention has effects that suppression of the production cost become possible, and improvement of the yield becomes possible.
- FIGS. 1A and 1B are cross-sectional views roughly showing an adhesive sheet in an embodiment of the present invention, and FIG. 1A shows the case that the adhesive sheet consists of only an adhesive layer, and FIG. 1B shows the case that the adhesive layer is provided on a core material;
- FIGS. 2A to 2C are process charts to manufacture a semiconductor device in an embodiment of the present invention.
- FIG. 3 is a sectional schematic view of the semiconductor device in another embodiment of the present invention, showing a state in which a plurality of semiconductor elements are three-dimensionally loaded on an adherend.
- FIGS. 1A and 1B are cross-sectional views roughly showing the adhesive sheet in an embodiment of the present invention, and FIG. 1A shows the case that the adhesive sheet consists of only an adhesive layer, and FIG. 1B shows the case that the adhesive layer is provided on a core material.
- the adhesive sheet according to the present invention has a technical characteristic that a 180 degree peeling adhesive strength against a silicon wafer is 5 (N/25 mm width) or less. Furthermore, the adhesive strength of the adhesive sheet is preferably in the range of 3.0 to 0.5 (N/25 mm width). When the adhesive strength is in this range, a semiconductor element can be adhered and fixed sufficiently to an adherend, and in the case that trouble occurs at the time of adhesion, the semiconductor element can be peeled off without being damaged.
- a layered structure of the adhesive sheet is not especially limited.
- an adhesive sheet 101 consisting of only a single adhesive layer as shown in FIG. 1A and an adhesive sheet 104 having a multi-layered structure in which an adhesive layer 103 is laminated on one face of a core material 102 as shown in FIG. 1B can be mentioned. Further, the adhesive layer 103 may be provided on both faces of the core material 102 .
- the core material 102 includes films such as a polyimide film, a polyester film, a polyethylene terephthalate film, a polyethylene naphthalate film, and a polycarbonate film, a glass fiber, a resin substrate reinforced with a plastic non-woven fiber, a silicon substrate, and a glass substrate.
- films such as a polyimide film, a polyester film, a polyethylene terephthalate film, a polyethylene naphthalate film, and a polycarbonate film, a glass fiber, a resin substrate reinforced with a plastic non-woven fiber, a silicon substrate, and a glass substrate.
- the 180 degree peeling adhesive strength of the adhesive sheet 101 ( 104 ) against a silicon wafer is 5 (N/25 mm width) or less.
- the adhesive sheet 101 ( 104 ) can be peeled off from a semiconductor element or the like without damaging the semiconductor element or a semiconductor chip made into an individual piece.
- Materials constituting the adhesive layer 101 ( 103 ) are not especially limited, and examples include a material consisting of a thermosetting resin alone and a material consisting of a thermosetting resin and a thermoplastic resin.
- thermosetting resin examples include a phenol resin, an amino resin, an unsaturated polyester resin, an epoxy resin, a polyurethane resin, a silicone resin, and a thermosetting polyimide resin. These thermosetting resins can be used alone or two or more kinds can be used in combination. From the point of view that ionic impurities are few, an epoxy resin is preferable. In the case of using an epoxy resin, a phenol resin is preferably used as a curing agent.
- the epoxy resin may be any epoxy resin that is ordinarily used as an adhesive composition.
- examples thereof include bifunctional or polyfunctional epoxy resins such as bisphenol A type, bisphenol F type, bisphenol S type, brominated bisphenol A type, hydrogenated bisphenol A type, bisphenol AF type, biphenyl type, naphthalene type, fluorene type, phenol Novolak type, orthocresol Novolak type, tris-hydroxyphenylmethane type, and tetraphenylolethane type epoxy resins; hydantoin type epoxy resins; tris-glycicylisocyanurate type epoxy resins; and glycidylamine type epoxy resins. These may be used alone or in combination of two or more thereof.
- epoxy resins particularly preferable are Novolak type epoxy resin, biphenyl type epoxy resin, tris-hydroxyphenylmethane type epoxy resin, and tetraphenylolethane type epoxy resin, since these epoxy resins are rich in reactivity with phenol resin as an agent for curing the epoxy resin and are superior in heat resistance and so on.
- the phenol resin is a resin acting as a curing agent for the epoxy resin.
- Novolak type phenol resins such as phenol Novolak resin, phenol aralkyl resin, cresol Novolak resin, tert-butylphenol Novolak resin and nonylphenol Novolak resin; resol type phenol resins; and polyoxystyrenes such as poly(p-oxystyrene). These may be used alone or in combination of two or more thereof.
- phenol Novolak resin and phenol aralkyl resin are particularly preferable, since the connection reliability of the semiconductor device can be improved.
- the phenol resin is blended with the epoxy resin in such a manner that the hydroxyl groups in the phenol resin is preferably from 0.5 to 2.0 equivalents, more preferably from 0.8 to 1.2 equivalents per equivalent of the epoxy groups in the epoxy resin component. If the blend ratio between the two is out of the range, curing reaction therebetween does not advance sufficiently so that properties of the cured epoxy resin easily deteriorate.
- an adhesive sheet comprising the epoxy resin, the phenol resin, and an acrylic resin is particularly preferable. Since these resins contain ionic impurities in only a small amount and have high heat resistance, the reliability of the semiconductor element can be ensured.
- the amount of the mixture of the epoxy resin and the phenol resin is from 10 to 200 parts by weight for 100 parts by weight of the acrylic resin component.
- thermoplastic resin examples include natural rubber, butyl rubber, isoprene rubber, chloroprene rubber, ethylene/vinyl acetate copolymer, ethylene/acrylic acid copolymer, ethylene/acrylic ester copolymer, polybutadiene resin, polycarbonate resin, thermoplastic polyimide resin, polyamide resins such as 6-nylon and 6,6-nylon, phenoxy resin, acrylic resin, saturated polyester resins such as PET and PBT, polyamideimide resin, and fluorine-contained resin. These thermoplastic resins may be used alone or in combination of two or more thereof. Of these thermoplastic resins, acrylic resin is particularly preferable since the resin contains ionic impurities in only a small amount and has a high heat resistance so as to make it possible to ensure the reliability of the semiconductor element.
- an acrylic resin is preferable in the respect that ionic impurities are few, heat resistance is high, and reliability of the semiconductor element can be secured.
- Such acrylic-based resins are not especially limited, and examples include polymers having components of one kind or two or more kinds of esters of acrylic acid and methacrylic acid having a straight chain or a branched alkyl group having 30 or fewer carbon atoms, especially 4 to 18 carbon atoms, such as a methyl group, an ethyl group, a propyl group, an isopropyl group, an n-butyl group, a t-butyl group, an isobutyl group, an amyl group, an isoamyl group, a hexyl group, a heptyl group, a cyclohexyl group, a 2-ethylhexyl group, an octyl group, an isooctyl group, a nonyl group, an
- a different monomer which constitutes the above-mentioned polymer is not limited to any especial kind, and examples thereof include carboxyl-containing monomers such as acrylic acid, methacrylic acid, carboxyethyl acrylate, carboxypentyl acrylate, itaconic acid, maleic acid, fumaric acid, and crotonic acid; acid anhydride monomers such as maleic anhydride and itaconic anhydride; hydroxyl-containing monomers such as 2-hydroxyethyl (meth) acrylate, 2-hydroxypropyl (meth) acrylate, 4-hydroxybutyl (meth)acrylate, 6-hydroxyhexyl (meth)acrylate, 8-hydroxyoctyl (meth)acrylate, 10-hydroxydecyl (meth)acrylate, 12-hydroxylauryl (meth)acrylate, and (4-hydroxymethylcyclohexyl) methylacrylate; monomers which contain a sulfonic acid group, such as styrenesulf
- the adhesive sheet 101 ( 104 ) of the present invention improves the adhesive characteristic and attempts improvement of heat resistance under high temperature by performing a cross-linking process in the end.
- the cross-linking process is to lengthen the molecular chain length of the polymer and to properly make a cross-linking structure in the molecular chain by reactivity of the functional group introduced at the terminal of the molecular chain of the polymer.
- it is better to include a multi-functional compound that reacts with a functional group or the like at the terminal of the molecular chain of the polymer as a cross-linking agent in advance at the time of preparation of the adhesive sheet 101 ( 104 ).
- the crosslinking agent may be one known in the prior art. Particularly preferable are polyisocyanate compounds, such as tolylene diisocyanate, diphenylmethane diisocyanate, p-phenylene diisocyanate, 1,5-naphthalene diisocyanate, and adducts of polyhydric alcohol and diisocyanate.
- the amount of the crosslinking agent to be added is preferably set to 0.05 to 7 parts by weight for 100 parts by weight of the above-mentioned polymer. If the amount of the crosslinking agent to be added is more than 7 parts by weight, the adhesive force is unfavorably lowered.
- the cohesive force is unfavorably insufficient.
- a different polyfunctional compound, such as an epoxy resin, together with the polyisocyanate compound may be incorporated if necessary.
- An inorganic filler may be appropriately incorporated into the adhesive sheet 101 ( 103 ) of the present invention in accordance with the use purpose thereof. The incorporation of the inorganic filler makes it possible to confer electric conductance to the sheet, improve the thermal conductivity thereof, and adjust the elasticity.
- the inorganic fillers include various inorganic powders made of the following: a ceramic such as silica, clay, plaster, calcium carbonate, barium sulfate, aluminum oxide, beryllium oxide, silicon carbide or silicon nitride; a metal such as aluminum, copper, silver, gold, nickel, chromium, lead, tin, zinc, palladium or solder, or an alloy thereof; and carbon. These may be used alone or in combination of two or more thereof. Among these, silica, in particular fused silica is preferably used.
- the average particle size of the inorganic filler is preferably from 0.1 to 80 ⁇ m.
- the addition amount of the inorganic filler is preferably set at 0 to 80 wt % relative to 100 parts by weight of the organic resin component. Especially preferably, it is 0 to 70 wt %.
- additives besides the inorganic filler may be incorporated into the adhesive sheet 101 of the present invention.
- examples thereof include a flame retardant, a silane coupling agent, and an ion trapping agent.
- flame retardant examples include antimony trioxide, antimony pentaoxide, and brominated epoxy resin. These may be used alone or in combination of two or more thereof.
- silane coupling agent examples include ⁇ -(3,4-epoxycyclohexyl)ethyltrimethoxysilane, ⁇ -glycidoxypropyltrimethoxysilane, and ⁇ -glycidoxypropylmethyldiethoxysilane. These may be used alone or in combination of two or more thereof.
- FIGS. 2A and 2C are process charts to manufacture a semiconductor device in an embodiment of the present invention.
- the manufacturing method of a semiconductor device in the present embodiment performs, as shown in FIGS. 2A to 2C , a step of fixing a semiconductor element 202 on a circuit board (an adherend) 201 using a peelable adhesive sheet 101 for manufacturing a semiconductor device, a step of performing a wire bonding to the semiconductor element 202 , and a step of sealing the semiconductor element 202 with a resin. Furthermore, in the case that trouble occurs in the step of fixing, the semiconductor element 202 is peeled off from the adhesive sheet 101 and the above-described step of fixing is repeated using another adhesive sheet.
- the step of fixing the semiconductor element 202 onto the circuit board 201 is a step of pasting the semiconductor element 202 to the circuit board 201 interposing the adhesive sheet 101 therebetween ( FIG. 2A ).
- the method of fixing is not especially limited, and examples include a method by a roller and a method by vacuum pasting. Further, the order of pasting is also not especially limited, and for example, after layering the adhesive sheet 101 onto the circuit board 201 , the semiconductor element 202 can be fixed on the adhesive sheet 101 so that a wire bond surface becomes the top. Further, the semiconductor element 202 to which the adhesive sheet 101 is fixed in advance may be fixed to the circuit board 201 .
- Pasting of the adhesive sheet 101 to the circuit board 201 and the semiconductor element 202 is preferably performed at a temperature of 70° C. or less, and more preferably performed in the range of 25° C. to 70° C. Thereby, excessive adhesion of the adhesive sheet 101 to the circuit board 201 or the like can be suppressed, and the semiconductor element 202 can be prevented from being damaged when the adhesive sheet 101 is peeled off from the circuit board 201 or the like.
- the semiconductor element 202 includes a semiconductor chip made into a chip (made into an individual piece).
- the circuit board 201 is not especially limited, and specific examples include a metal lead frame such as a Cu lead frame and a 42 Alloy lead frame and an organic substrate comprising glass epoxy, BT (bismaleimide-triazin), polyimide, or the like.
- the substrate is not limited to these substrates, and may be a circuit substrate that can be used in the state that a semiconductor element is mounted on the substrate itself and is electrically connected thereto.
- a step of peeling off the adhesive sheet 101 is performed.
- the disposal of the semiconductor element 202 with the adhesive sheet 101 becomes unnecessary, and the semiconductor element 202 can be reused as a manufacturing part.
- suppression of the production cost can be attempted.
- the 180 degree peeling adhesive strength of the adhesive sheet 101 against a silicon wafer is 5 (N/25mm width) or less, the peeling-off can be performed without damaging the semiconductor element 202 .
- the peeling temperature at the time of peeling-off is preferably set lower than the pasting temperature in the pasting of the adhesive sheet 101 and the semiconductor element 202 or the like. This is to prevent the peeling-off of the adhesive sheet 101 from becoming difficult. Specifically, it is preferably in the range of 10° C. to 30° C. and more preferably in the range of 15° C. to 25° C.
- the wire bonding step is a step of electrically connecting the tips of terminal portions (inner leads) of the circuit substrate 201 or the like to electrode pads (not illustrated) on the semiconductor element 202 through bonding wires 203 (see FIG. 2( b )).
- the bonding wires 203 may be, for example, gold lines, aluminum lines, or copper lines.
- the temperature when the wire bonding is performed is from 80 to 250° C., preferably from 80 to 220° C.
- the time for the heating is from several seconds to several minutes.
- the bonding is performed by use of both of vibration energy based on ultrasonic waves and pressing energy based on applied pressure in the state that the semiconductor element 202 and the circuit substrate 201 or the like are heated into the above-mentioned temperature range.
- the step of sealing the semiconductor element 202 with a resin is a step of sealing the wire-bonded semiconductor element 202 with a sealing resin 204 (refer to FIG. 2C ).
- the present step is performed to protect the semiconductor element 202 and a bonding wire 203 loaded in the circuit board 201 .
- the present step is performed by molding the sealing resin 204 with a mold, for example.
- an epoxy-based resin can be used as the sealing resin 204 .
- the sealing with a resin is performed at a heating temperature of normally 175° C. for 60 to 90 minutes.
- the present invention is not limited to this, and it can be performed at 150 to 200° C. for a few minutes, for example.
- the sealing resin 204 is cured and a semiconductor package can be obtained. After that, dicing of the semiconductor package is performed depending on necessity, and the semiconductor device according to the present invention can be produced.
- the adhesive sheet of the present invention is not limited to the modes shown in the above-described embodiments, and an adhesive sheet unified with a dicing sheet can also be used, for example.
- FIG. 3 is a sectional schematic view showing a state in which a plurality of semiconductor elements are three-dimensionally loaded on an adherend.
- a first semiconductor element 302 is layered on a circuit board 201 interposing a first adhesive sheet 301 therebetween, and further, a second semiconductor element 304 is layered on a semiconductor element 302 interposing a second adhesive sheet 303 therebetween.
- Each electrode pad (not shown) of the first semiconductor element 302 and the second semiconductor element 304 is electrically connected to the terminal part in the circuit board 201 respectively with the bonding wire 203 .
- a 180 degree peeling adhesive strength of the first adhesive sheet 301 and the second adhesive sheet 303 against a silicon wafer is 5 (N/25 mm width) or less. Therefore, in the case that wrinkles occur, air bubbles occur, or foreign objects are mixed in the first adhesive sheet 301 or the second adhesive sheet 303 at each loading stage of the first semiconductor element 302 and the second semiconductor element 304 , the first adhesive sheet 301 or the second adhesive sheet 303 can be peeled off without damaging the first semiconductor element 302 and the second semiconductor element 304 . Furthermore, because the peeled first semiconductor element 302 and the second semiconductor element 304 can be reused without being disposed of, suppression of the production cost can be attempted even in the case of such a mode.
- the first adhesive sheet 301 and the second adhesive sheet 303 may consist of a composition of a same kind, and may consist of a composition of a different kind. Further, the condition of fixing the circuit board 201 and the first semiconductor element 302 , and the first semiconductor element 302 and the second semiconductor element 304 , the condition of wire bonding, and the condition of sealing with a resin are the same as described above. Moreover, a silicon nitride layer or a buffer coating layer containing a heat resistant resin such as a polyimide resin may be provided on the layered face of the first semiconductor element 302 and the second semiconductor element 304 in the circuit board 201 .
- This adhesive composition solution was applied onto a release-treated film made of a polyethylene terephthalate film (thickness: 50 ⁇ m) treated for release with silicone as a releasing liner. The resultant was then dried at 120° C. for 3 minutes to form an adhesive sheet having a 25 ⁇ m of thickness according to Example 1.
- An adhesive sheet according to Example 2 was formed in the same way as in Example 1 except that a polymer made mainly of butyl acrylate (PARACRON SN-710, manufactured by Negami Chemical Industrial Co., Ltd.) was used instead of the acrylic ester type polymer used in Example 1.
- the adhesive layer had a 25 ⁇ m of thickness.
- a solution of an adhesive composition with a concentration of 20% by weight was prepared by dissolving 27 parts of an epoxy rein (EPPN-501NY, manufactured by Nippon Kayaku Co., Ltd.), 29 parts of a phenol resin (MILEX XLC-LL, manufactured by Mitsui Chemicals, Inc.), and 2 parts of a curing promoting agent (triphenylphosphine, manufactured by Hokko Chemical Industry, Co., Ltd.) relative to 30 parts of an acrylic ester-based polymer having ethyl acrylate-methyl methacrylate as a main component (PARACRON W-197CM, manufactured by Negami Chemical Industrial Co., Ltd.) into methylethylketone.
- an epoxy rein EPPN-501NY, manufactured by Nippon Kayaku Co., Ltd.
- MILEX XLC-LL manufactured by Mitsui Chemicals, Inc.
- a curing promoting agent triphenylphosphine, manufactured by Hokko Chemical Industry, Co., Ltd.
- This adhesive composition solution was applied onto a release-treated film made of a polyethylene terephthalate film (thickness: 50 ⁇ m) treated for release with silicone as a releasing liner. The resultant was then dried at 120° C. for 3 minutes to form an adhesive sheet having a 25 ⁇ m of thickness according to Comparative Example 1.
- An adhesive sheet according to Comparative Example 2 was formed in the same way as in Comparative Example 1 except that the polymer made mainly of butyl acrylate (PARACRON SN-710, manufactured by Negami Chemical Industrial Co., Ltd.) was used instead of the acrylic ester type polymer used in Comparative Example 1.
- the adhesive layer had a 25 ⁇ m of thickness.
- a silicon wafer of 6 inches in diameter (thickness 0.6 mm) was prepared, and an adhesive sheet for protecting a semiconductor wafer was pasted onto the wafer.
- DR-8500II manufactured by Nitto Seiki Co., Ltd. was used for pasting.
- the back surface of the silicon wafer was ground using a wafer grinding apparatus (DFG-840, manufactured by Disco Corporation). Thereby, a silicon wafer of 150 ⁇ m in thickness was obtained.
- each adhesive sheet according to the examples and comparative examples was pasted to a silicon wafer on a heat plate at 40° C.
- an adhesive tape for peeling (BT-315, manufactured by Nitto Denko Co., Ltd.) was pasted to the surface opposite to the surface where the adhesive sheet was pasted at room temperature using a 2 kg hand roller. After 30 minutes, the sheet was measured in 25 mm width following JIS Z0237. The peeling angle was 180 degrees and the peeling speed was 300 mm/min. The result is shown in table 1 below.
- Example 1 Example 2 Content of 100 100 30 30 Acrylic Resin (Part by Weight) Thickness of 25 25 25 25 25 Adhesive Layer ( ⁇ m) Pasting 40 40 40 40 40 Temperature (° C.) Adhesive 1.3 1.7 Impossible Impossible Strength with to Peel Off to Peel Off Silicon Wafer (N/25 mm width) Damage State No Damage No Damage — — of Silicon Wafer
- the adhesive strength of the adhesive sheet in example 1 was 1.3 N/25mm width, and the adhesive strength of the adhesive sheet in example 2 was 1.7 N/25 mm width. Further, at the time of peeling, there was no damage on each silicon wafer. On the other hand, the adhesive strength of the adhesive sheets in comparative examples 1 and 2 was strong and the sheets could not be peeled off.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Adhesive Tapes (AREA)
- Adhesives Or Adhesive Processes (AREA)
Abstract
The adhesive sheet for manufacturing a semiconductor device is an adhesive sheet for manufacturing a semiconductor device used when a semiconductor element is adhered to an adherend and the semiconductor element is wire-bonded, and is a peelable adhesive sheet in which the 180 degree peeling adhesive strength against a silicon wafer is 5 (N/25 mm width) or less.
Description
- 1. Field of the Invention
- The present invention relates to an adhesive sheet for manufacturing a semiconductor device, a manufacturing method of a semiconductor device using the sheet, and a semiconductor device obtained by the method.
- 2. Description of the Related Art
- In order to correspond to the demand of microminiaturization and realization of high functionality of a semiconductor device, the wiring width of a power line and the interval between signal lines arranged on the entire area of the major surface of a semiconductor chip (a semiconductor element) have been becoming narrow. Thereby, an increase of impedance and interference of signals between signal lines of different nodes occur, which become the cause of impeding the demonstration of sufficient performance in operation speed, degree of allowance in operation voltage, anti-electrostatic breakdown strength, and the like in the semiconductor chip. In order to solve these problems, a package structure is proposed in which the semiconductor element is layered (for example, refer to Japanese Patent Application Laid-Open (JP-A) Nos. 55-111151 and 2002-261233).
- On the other hand, as a substance used when a semiconductor element is fixed onto a substrate or the like, an example using a thermosetting paste resin (for example, refer to JP-A No. 2002-179769) and an example using an adhesive sheet in which a thermoplastic resin and a thermosetting resin are combined (for example, refer to JP-A Nos. 2002-261233 and 2000-104040) are proposed.
- In the conventional manufacturing method of a semiconductor device, an adhesive sheet or an adhesive is used at the time of adhesion of a semiconductor element and a substrate, a lead frame, or a semiconductor element. The adhesion is performed by compression bonding (die attaching) a semiconductor element and a substrate or the like, and then by curing an adhesive sheet or the like in a heating step. Further, wires are bonded to connect the semiconductor element and the substrate electrically, and then sealing with a sealing resin is performed by molding with the sealing resin and curing (for example, refer to JP-A Nos. 2002-261233 and 2000-104040).
- When the above-described wire-bonding is performed, the semiconductor element on the substrate or the like moves due to ultrasonic vibration and heating. Because of this, conventionally, there has been a necessity to fix the semiconductor element so as not to move by heating and curing the thermosetting paste resin and the thermosetting adhesive sheet through a heating step before the wire bonding.
- Furthermore, for the adhesive sheet consisted of a thermoplastic resin and the adhesive sheet in which a thermosetting resin and a thermoplastic resin are combined, a heating step is necessary after the die attaching and before the wire-bonding for the purpose of ensuring adhesive strength with an adhesion target and improving wettability.
- However, in the case that air bubbles, foreign objects, or the like are mixed in when this adhesive sheet is adhered to a semiconductor element (a wafer) or a semiconductor chip made into an individual piece with a method such as a roller method or vacuum pasting, this adhesive sheet cannot be peeled off nor removed from the semiconductor element or the semiconductor chip made into an individual piece, and the semiconductor element and the like have been wasted. Because of this, production cost has been high and a decrease of the yield has been brought about.
- The present invention has been made in view of the above-described problems, and an objective thereof is also to provide an adhesive sheet for manufacturing a semiconductor device peelable in the case that there is trouble in pasting when a semiconductor element is pasted to an adherend using an adhesive sheet. Further, another objective is to provide a manufacturing method of a semiconductor device using the adhesive sheet and a semiconductor device obtained by the method.
- The present inventors earnestly examined an adhesive sheet for manufacturing a semiconductor device, a semiconductor device obtained by using the sheet, and a manufacturing method thereof in order to solve the above-described conventional problems. As a result, it was found that the above objectives can be achieved by making the invention be configured as follows, and the present invention has been completed.
- In order to solve the above-mentioned problems, the adhesive sheet for manufacturing a semiconductor device used when a semiconductor element is adhered to an adherend and the semiconductor element is wire-bonded, wherein a 180 degree peeling adhesive strength against a silicon wafer is 5 (N/25 mm width) or less.
- According to the above-described configuration, because the 180 degree peeling adhesive strength against a silicon wafer of an adhesive sheet is 5 (N/25 mm width) or less, peeling-off is possible after the semiconductor element is adhered to an adherend. Further, peeling-off can be performed without damaging the semiconductor element and the like. Therefore, in the case that wrinkles, mixing of foreign objects, air bubbles, or the like occur when the semiconductor element is pasted onto the adherend using an adhesive sheet, wasting of the semiconductor element and the adherend becomes unnecessary by peeling off the adhesive sheet from the semiconductor element and the adherend. Because the conventional adhesive sheet is difficult to be peeled off from the semiconductor element, the semiconductor element and the like have been disposed of with the adhesive sheet in the case that trouble as described above occurs. However, because the semiconductor element is generally expensive as compared with the adhesive sheet, production cost increases if the semiconductor element is disposed of every time the above-described case occurs. However, in the configuration of the present invention, suppression of the production cost can be attempted because it should be sufficient to dispose only of the adhesive sheet. Here, the adherend includes a substrate, a lead frame, or a semiconductor element.
- As the adhesive sheet, a sheet comprising a thermosetting resin can be used. As the adhesive sheet, a sheet comprising both of a thermosetting resin and a thermoplastic resin can be used.
- As the thermosetting resin, an epoxy resin and/or a phenol resin preferably is/are used. As the thermoplastic resin, an acrylic resin is preferably used.
- As the thermosetting resin, a sheet comprising an epoxy resin, a phenol resin, and an acrylic resin can be used, and the weight ratio of the acrylic resin to the epoxy resin and the phenol resin is preferably larger than 50%.
- In order to solve the above-mentioned problems, the manufacturing method of a semiconductor device according to the present invention comprises a step of fixing a semiconductor element onto an adherend interposing the adhesive sheet for manufacturing a semiconductor device, a step of bonding wires to the semiconductor device, and a step of resin-sealing the semiconductor element with a sealing resin, wherein in the case of trouble occurring in the step of fixing, the semiconductor element is peeled off from the adhesive sheet and the step of fixing is repeated using another adhesive sheet.
- According to the above-described method, in the case that the 180 degree peeling adhesive strength against a silicon wafer of the adhesive sheet is 5 (N/25 mm width) or less and trouble occurs in a fixing step (occurrence of wrinkles, foreign objects, air bubbles, or the like), the semiconductor element is peeled off from the adhesive sheet, and there is no necessity to waste semiconductor elements and the like that are more expensive than the adhesive sheet. Further, the semiconductor elements and the like can also be prevented from being damaged at the time of peeling. Thereby, the manufacturing of a semiconductor device becomes possible while suppressing the production cost.
- The step of fixing is preferably performed at 70° C. or less. Thereby, pasting of the semiconductor element and the adherend becomes possible while suppressing the adhesive sheet from excessively adhering to the semiconductor element and the adherend. As a result, when the adhesive sheet is peeled off from the semiconductor element and the adherend, the semiconductor element can be prevented from being damaged.
- In order to solve the above-mentioned problems, a semiconductor device according to the present invention is obtained by the manufacturing method of a semiconductor device.
- The present invention has effects described below with the means explained above.
- That is, according to the present invention, even in the case when there is an occurrence of wrinkles, mixing of foreign objects, air bubbles, or the like in the case of pasting a semiconductor element and an adherend using an adhesive sheet, the semiconductor element and the like can be prevented from being wasted by peeling the adhesive sheet off from the semiconductor element and the adherend. Thereby, the present invention has effects that suppression of the production cost become possible, and improvement of the yield becomes possible.
-
FIGS. 1A and 1B are cross-sectional views roughly showing an adhesive sheet in an embodiment of the present invention, andFIG. 1A shows the case that the adhesive sheet consists of only an adhesive layer, andFIG. 1B shows the case that the adhesive layer is provided on a core material; -
FIGS. 2A to 2C are process charts to manufacture a semiconductor device in an embodiment of the present invention; and -
FIG. 3 is a sectional schematic view of the semiconductor device in another embodiment of the present invention, showing a state in which a plurality of semiconductor elements are three-dimensionally loaded on an adherend. - The embodiments of the present invention are explained below referring to the drawings. However, portions unnecessary for the explanation are omitted, and there are portions shown in the drawings by magnifying, reducing, or the like to make the explanation easy.
- The adhesive sheet for manufacturing a semiconductor device according to the present invention is explained referring to
FIGS. 1A and 1B .FIGS. 1A and 1B are cross-sectional views roughly showing the adhesive sheet in an embodiment of the present invention, andFIG. 1A shows the case that the adhesive sheet consists of only an adhesive layer, andFIG. 1B shows the case that the adhesive layer is provided on a core material. - The adhesive sheet according to the present invention has a technical characteristic that a 180 degree peeling adhesive strength against a silicon wafer is 5 (N/25 mm width) or less. Furthermore, the adhesive strength of the adhesive sheet is preferably in the range of 3.0 to 0.5 (N/25 mm width). When the adhesive strength is in this range, a semiconductor element can be adhered and fixed sufficiently to an adherend, and in the case that trouble occurs at the time of adhesion, the semiconductor element can be peeled off without being damaged.
- A layered structure of the adhesive sheet is not especially limited. For example, an
adhesive sheet 101 consisting of only a single adhesive layer as shown inFIG. 1A and an adhesive sheet 104 having a multi-layered structure in which anadhesive layer 103 is laminated on one face of acore material 102 as shown inFIG. 1B can be mentioned. Further, theadhesive layer 103 may be provided on both faces of thecore material 102. - The
core material 102 includes films such as a polyimide film, a polyester film, a polyethylene terephthalate film, a polyethylene naphthalate film, and a polycarbonate film, a glass fiber, a resin substrate reinforced with a plastic non-woven fiber, a silicon substrate, and a glass substrate. - As shown in
FIGS. 1A and 1B , the 180 degree peeling adhesive strength of the adhesive sheet 101 (104) against a silicon wafer is 5 (N/25 mm width) or less. Thereby, the adhesive sheet 101 (104) can be peeled off from a semiconductor element or the like without damaging the semiconductor element or a semiconductor chip made into an individual piece. - Materials constituting the adhesive layer 101 (103) are not especially limited, and examples include a material consisting of a thermosetting resin alone and a material consisting of a thermosetting resin and a thermoplastic resin.
- Examples of the thermosetting resin include a phenol resin, an amino resin, an unsaturated polyester resin, an epoxy resin, a polyurethane resin, a silicone resin, and a thermosetting polyimide resin. These thermosetting resins can be used alone or two or more kinds can be used in combination. From the point of view that ionic impurities are few, an epoxy resin is preferable. In the case of using an epoxy resin, a phenol resin is preferably used as a curing agent.
- The epoxy resin may be any epoxy resin that is ordinarily used as an adhesive composition. Examples thereof include bifunctional or polyfunctional epoxy resins such as bisphenol A type, bisphenol F type, bisphenol S type, brominated bisphenol A type, hydrogenated bisphenol A type, bisphenol AF type, biphenyl type, naphthalene type, fluorene type, phenol Novolak type, orthocresol Novolak type, tris-hydroxyphenylmethane type, and tetraphenylolethane type epoxy resins; hydantoin type epoxy resins; tris-glycicylisocyanurate type epoxy resins; and glycidylamine type epoxy resins. These may be used alone or in combination of two or more thereof. Among these epoxy resins, particularly preferable are Novolak type epoxy resin, biphenyl type epoxy resin, tris-hydroxyphenylmethane type epoxy resin, and tetraphenylolethane type epoxy resin, since these epoxy resins are rich in reactivity with phenol resin as an agent for curing the epoxy resin and are superior in heat resistance and so on.
- The phenol resin is a resin acting as a curing agent for the epoxy resin. Examples thereof include Novolak type phenol resins such as phenol Novolak resin, phenol aralkyl resin, cresol Novolak resin, tert-butylphenol Novolak resin and nonylphenol Novolak resin; resol type phenol resins; and polyoxystyrenes such as poly(p-oxystyrene). These may be used alone or in combination of two or more thereof. Among these phenol resins, phenol Novolak resin and phenol aralkyl resin are particularly preferable, since the connection reliability of the semiconductor device can be improved.
- About the blend ratio between the epoxy resin and the phenol resin, for example, the phenol resin is blended with the epoxy resin in such a manner that the hydroxyl groups in the phenol resin is preferably from 0.5 to 2.0 equivalents, more preferably from 0.8 to 1.2 equivalents per equivalent of the epoxy groups in the epoxy resin component. If the blend ratio between the two is out of the range, curing reaction therebetween does not advance sufficiently so that properties of the cured epoxy resin easily deteriorate. In the present invention, an adhesive sheet comprising the epoxy resin, the phenol resin, and an acrylic resin is particularly preferable. Since these resins contain ionic impurities in only a small amount and have high heat resistance, the reliability of the semiconductor element can be ensured. About the blend ratio in this case, the amount of the mixture of the epoxy resin and the phenol resin is from 10 to 200 parts by weight for 100 parts by weight of the acrylic resin component.
- Examples of the thermoplastic resin include natural rubber, butyl rubber, isoprene rubber, chloroprene rubber, ethylene/vinyl acetate copolymer, ethylene/acrylic acid copolymer, ethylene/acrylic ester copolymer, polybutadiene resin, polycarbonate resin, thermoplastic polyimide resin, polyamide resins such as 6-nylon and 6,6-nylon, phenoxy resin, acrylic resin, saturated polyester resins such as PET and PBT, polyamideimide resin, and fluorine-contained resin. These thermoplastic resins may be used alone or in combination of two or more thereof. Of these thermoplastic resins, acrylic resin is particularly preferable since the resin contains ionic impurities in only a small amount and has a high heat resistance so as to make it possible to ensure the reliability of the semiconductor element.
- Among the thermoplastic resins, an acrylic resin is preferable in the respect that ionic impurities are few, heat resistance is high, and reliability of the semiconductor element can be secured. Such acrylic-based resins are not especially limited, and examples include polymers having components of one kind or two or more kinds of esters of acrylic acid and methacrylic acid having a straight chain or a branched alkyl group having 30 or fewer carbon atoms, especially 4 to 18 carbon atoms, such as a methyl group, an ethyl group, a propyl group, an isopropyl group, an n-butyl group, a t-butyl group, an isobutyl group, an amyl group, an isoamyl group, a hexyl group, a heptyl group, a cyclohexyl group, a 2-ethylhexyl group, an octyl group, an isooctyl group, a nonyl group, an isononyl group, a decyl group, an isodecyl group, an undecyl group, a lauryl group, a tridecyl group, a tetradecyl group, a stearyl group, an octadecyl group, and a dodecyl group.
- A different monomer which constitutes the above-mentioned polymer is not limited to any especial kind, and examples thereof include carboxyl-containing monomers such as acrylic acid, methacrylic acid, carboxyethyl acrylate, carboxypentyl acrylate, itaconic acid, maleic acid, fumaric acid, and crotonic acid; acid anhydride monomers such as maleic anhydride and itaconic anhydride; hydroxyl-containing monomers such as 2-hydroxyethyl (meth) acrylate, 2-hydroxypropyl (meth) acrylate, 4-hydroxybutyl (meth)acrylate, 6-hydroxyhexyl (meth)acrylate, 8-hydroxyoctyl (meth)acrylate, 10-hydroxydecyl (meth)acrylate, 12-hydroxylauryl (meth)acrylate, and (4-hydroxymethylcyclohexyl) methylacrylate; monomers which contain a sulfonic acid group, such as styrenesulfonic acid, allylsulfonic acid, 2-(meth)acrylamide-2-methylpropanesulfonic acid, (meth)acrylamidepropane sulfonic acid, sulfopropyl (meth)acrylate, and (meth)acryloyloxynaphthalenesulfonic acid; and monomers which contain a phosphoric acid group, such as 2-hydroxyethylacryloyl phosphate.
- The adhesive sheet 101 (104) of the present invention improves the adhesive characteristic and attempts improvement of heat resistance under high temperature by performing a cross-linking process in the end. The cross-linking process is to lengthen the molecular chain length of the polymer and to properly make a cross-linking structure in the molecular chain by reactivity of the functional group introduced at the terminal of the molecular chain of the polymer. In order to achieve this objective, it is better to include a multi-functional compound that reacts with a functional group or the like at the terminal of the molecular chain of the polymer as a cross-linking agent in advance at the time of preparation of the adhesive sheet 101 (104).
- The crosslinking agent may be one known in the prior art. Particularly preferable are polyisocyanate compounds, such as tolylene diisocyanate, diphenylmethane diisocyanate, p-phenylene diisocyanate, 1,5-naphthalene diisocyanate, and adducts of polyhydric alcohol and diisocyanate. The amount of the crosslinking agent to be added is preferably set to 0.05 to 7 parts by weight for 100 parts by weight of the above-mentioned polymer. If the amount of the crosslinking agent to be added is more than 7 parts by weight, the adhesive force is unfavorably lowered. On the other hand, if the adding amount is less than 0.05 part by weight, the cohesive force is unfavorably insufficient. A different polyfunctional compound, such as an epoxy resin, together with the polyisocyanate compound may be incorporated if necessary. An inorganic filler may be appropriately incorporated into the adhesive sheet 101 (103) of the present invention in accordance with the use purpose thereof. The incorporation of the inorganic filler makes it possible to confer electric conductance to the sheet, improve the thermal conductivity thereof, and adjust the elasticity.
- Examples of the inorganic fillers include various inorganic powders made of the following: a ceramic such as silica, clay, plaster, calcium carbonate, barium sulfate, aluminum oxide, beryllium oxide, silicon carbide or silicon nitride; a metal such as aluminum, copper, silver, gold, nickel, chromium, lead, tin, zinc, palladium or solder, or an alloy thereof; and carbon. These may be used alone or in combination of two or more thereof. Among these, silica, in particular fused silica is preferably used.
- The average particle size of the inorganic filler is preferably from 0.1 to 80 μm. The addition amount of the inorganic filler is preferably set at 0 to 80 wt % relative to 100 parts by weight of the organic resin component. Especially preferably, it is 0 to 70 wt %.
- If necessary, other additives besides the inorganic filler may be incorporated into the
adhesive sheet 101 of the present invention. Examples thereof include a flame retardant, a silane coupling agent, and an ion trapping agent. - Examples of the flame retardant include antimony trioxide, antimony pentaoxide, and brominated epoxy resin. These may be used alone or in combination of two or more thereof.
- Examples of the silane coupling agent include β-(3,4-epoxycyclohexyl)ethyltrimethoxysilane, γ-glycidoxypropyltrimethoxysilane, and γ-glycidoxypropylmethyldiethoxysilane. These may be used alone or in combination of two or more thereof.
- The manufacturing method of semiconductor device according to the present invention is explained referring to
FIGS. 2A and 2C .FIGS. 2A to 2C are process charts to manufacture a semiconductor device in an embodiment of the present invention. - The manufacturing method of a semiconductor device in the present embodiment performs, as shown in
FIGS. 2A to 2C , a step of fixing asemiconductor element 202 on a circuit board (an adherend) 201 using a peelableadhesive sheet 101 for manufacturing a semiconductor device, a step of performing a wire bonding to thesemiconductor element 202, and a step of sealing thesemiconductor element 202 with a resin. Furthermore, in the case that trouble occurs in the step of fixing, thesemiconductor element 202 is peeled off from theadhesive sheet 101 and the above-described step of fixing is repeated using another adhesive sheet. - The step of fixing the
semiconductor element 202 onto thecircuit board 201 is a step of pasting thesemiconductor element 202 to thecircuit board 201 interposing theadhesive sheet 101 therebetween (FIG. 2A ). The method of fixing is not especially limited, and examples include a method by a roller and a method by vacuum pasting. Further, the order of pasting is also not especially limited, and for example, after layering theadhesive sheet 101 onto thecircuit board 201, thesemiconductor element 202 can be fixed on theadhesive sheet 101 so that a wire bond surface becomes the top. Further, thesemiconductor element 202 to which theadhesive sheet 101 is fixed in advance may be fixed to thecircuit board 201. - Pasting of the
adhesive sheet 101 to thecircuit board 201 and thesemiconductor element 202 is preferably performed at a temperature of 70° C. or less, and more preferably performed in the range of 25° C. to 70° C. Thereby, excessive adhesion of theadhesive sheet 101 to thecircuit board 201 or the like can be suppressed, and thesemiconductor element 202 can be prevented from being damaged when theadhesive sheet 101 is peeled off from thecircuit board 201 or the like. Moreover, thesemiconductor element 202 includes a semiconductor chip made into a chip (made into an individual piece). - The
circuit board 201 is not especially limited, and specific examples include a metal lead frame such as a Cu lead frame and a 42 Alloy lead frame and an organic substrate comprising glass epoxy, BT (bismaleimide-triazin), polyimide, or the like. The substrate is not limited to these substrates, and may be a circuit substrate that can be used in the state that a semiconductor element is mounted on the substrate itself and is electrically connected thereto. - In the present step, in the case of pasting the
adhesive sheet 101 to thesemiconductor element 202 in the state that wrinkles are present in theadhesive sheet 101, and in the case that air bubbles are formed or foreign objects are mixed between theadhesive sheet 101 and thesemiconductor element 202 or thecircuit board 201, a step of peeling off theadhesive sheet 101 is performed. Thereby, the disposal of thesemiconductor element 202 with theadhesive sheet 101 becomes unnecessary, and thesemiconductor element 202 can be reused as a manufacturing part. As a result, suppression of the production cost can be attempted. Moreover, because the 180 degree peeling adhesive strength of theadhesive sheet 101 against a silicon wafer is 5 (N/25mm width) or less, the peeling-off can be performed without damaging thesemiconductor element 202. The peeling temperature at the time of peeling-off is preferably set lower than the pasting temperature in the pasting of theadhesive sheet 101 and thesemiconductor element 202 or the like. This is to prevent the peeling-off of theadhesive sheet 101 from becoming difficult. Specifically, it is preferably in the range of 10° C. to 30° C. and more preferably in the range of 15° C. to 25° C. - The wire bonding step is a step of electrically connecting the tips of terminal portions (inner leads) of the
circuit substrate 201 or the like to electrode pads (not illustrated) on thesemiconductor element 202 through bonding wires 203 (seeFIG. 2( b)). Thebonding wires 203 may be, for example, gold lines, aluminum lines, or copper lines. The temperature when the wire bonding is performed is from 80 to 250° C., preferably from 80 to 220° C. The time for the heating is from several seconds to several minutes. The bonding is performed by use of both of vibration energy based on ultrasonic waves and pressing energy based on applied pressure in the state that thesemiconductor element 202 and thecircuit substrate 201 or the like are heated into the above-mentioned temperature range. - The step of sealing the
semiconductor element 202 with a resin is a step of sealing the wire-bondedsemiconductor element 202 with a sealing resin 204 (refer toFIG. 2C ). The present step is performed to protect thesemiconductor element 202 and abonding wire 203 loaded in thecircuit board 201. The present step is performed by molding the sealingresin 204 with a mold, for example. For example, an epoxy-based resin can be used as the sealingresin 204. The sealing with a resin is performed at a heating temperature of normally 175° C. for 60 to 90 minutes. However, the present invention is not limited to this, and it can be performed at 150 to 200° C. for a few minutes, for example. Thereby, the sealingresin 204 is cured and a semiconductor package can be obtained. After that, dicing of the semiconductor package is performed depending on necessity, and the semiconductor device according to the present invention can be produced. - In the explanation above, the most preferred embodiment of the present invention is explained. However, the present invention is not limited to the embodiment and various changes are possible in practically the same range with the technical idea described in the claims of the present invention.
- For example, the adhesive sheet of the present invention is not limited to the modes shown in the above-described embodiments, and an adhesive sheet unified with a dicing sheet can also be used, for example.
- Further, the present invention is also applicable in the case that a plurality of semiconductor elements are three-dimensionally loaded by layering one by one on an adherend.
FIG. 3 is a sectional schematic view showing a state in which a plurality of semiconductor elements are three-dimensionally loaded on an adherend. As shown in the figure, afirst semiconductor element 302 is layered on acircuit board 201 interposing a firstadhesive sheet 301 therebetween, and further, asecond semiconductor element 304 is layered on asemiconductor element 302 interposing a secondadhesive sheet 303 therebetween. Each electrode pad (not shown) of thefirst semiconductor element 302 and thesecond semiconductor element 304 is electrically connected to the terminal part in thecircuit board 201 respectively with thebonding wire 203. A 180 degree peeling adhesive strength of the firstadhesive sheet 301 and the secondadhesive sheet 303 against a silicon wafer is 5 (N/25 mm width) or less. Therefore, in the case that wrinkles occur, air bubbles occur, or foreign objects are mixed in the firstadhesive sheet 301 or the secondadhesive sheet 303 at each loading stage of thefirst semiconductor element 302 and thesecond semiconductor element 304, the firstadhesive sheet 301 or the secondadhesive sheet 303 can be peeled off without damaging thefirst semiconductor element 302 and thesecond semiconductor element 304. Furthermore, because the peeledfirst semiconductor element 302 and thesecond semiconductor element 304 can be reused without being disposed of, suppression of the production cost can be attempted even in the case of such a mode. Here, the firstadhesive sheet 301 and the secondadhesive sheet 303 may consist of a composition of a same kind, and may consist of a composition of a different kind. Further, the condition of fixing thecircuit board 201 and thefirst semiconductor element 302, and thefirst semiconductor element 302 and thesecond semiconductor element 304, the condition of wire bonding, and the condition of sealing with a resin are the same as described above. Moreover, a silicon nitride layer or a buffer coating layer containing a heat resistant resin such as a polyimide resin may be provided on the layered face of thefirst semiconductor element 302 and thesecond semiconductor element 304 in thecircuit board 201. - Preferred examples of this invention will be illustratively described in detail hereinafter. However, materials, blend amounts and others that will be described in the Examples do not limit to this invention unless any restrictive description is particularly included. Thus, these are mere explanatory examples. In the examples, the word “part(s)” represent “part(s) by weight”, respectively, unless otherwise specified.
- Into methyl ethyl ketone were dissolved 100 parts of an acrylic ester type polymer made mainly of ethyl acrylate and methyl methacrylate (PARACRON W-197CM, manufactured by Negami Chemical Industrial Co., Ltd.), 3 parts of a polyfunctional isocyanate type crosslinking agent, 23 parts of an epoxy resin (Epikote 1004, manufactured by Japan Epoxy Resin Co., Ltd.), and 6 parts of a phenol resin (Milex XLC-CC, manufactured by Mitsui Chemicals, Inc. Chemicals, Inc.), so as to prepare an adhesive composition solution having a concentration of 20% by weight.
- This adhesive composition solution was applied onto a release-treated film made of a polyethylene terephthalate film (thickness: 50 μm) treated for release with silicone as a releasing liner. The resultant was then dried at 120° C. for 3 minutes to form an adhesive sheet having a 25 μm of thickness according to Example 1.
- An adhesive sheet according to Example 2 was formed in the same way as in Example 1 except that a polymer made mainly of butyl acrylate (PARACRON SN-710, manufactured by Negami Chemical Industrial Co., Ltd.) was used instead of the acrylic ester type polymer used in Example 1. The adhesive layer had a 25 μm of thickness.
- A solution of an adhesive composition with a concentration of 20% by weight was prepared by dissolving 27 parts of an epoxy rein (EPPN-501NY, manufactured by Nippon Kayaku Co., Ltd.), 29 parts of a phenol resin (MILEX XLC-LL, manufactured by Mitsui Chemicals, Inc.), and 2 parts of a curing promoting agent (triphenylphosphine, manufactured by Hokko Chemical Industry, Co., Ltd.) relative to 30 parts of an acrylic ester-based polymer having ethyl acrylate-methyl methacrylate as a main component (PARACRON W-197CM, manufactured by Negami Chemical Industrial Co., Ltd.) into methylethylketone.
- This adhesive composition solution was applied onto a release-treated film made of a polyethylene terephthalate film (thickness: 50 μm) treated for release with silicone as a releasing liner. The resultant was then dried at 120° C. for 3 minutes to form an adhesive sheet having a 25 μm of thickness according to Comparative Example 1.
- An adhesive sheet according to Comparative Example 2 was formed in the same way as in Comparative Example 1 except that the polymer made mainly of butyl acrylate (PARACRON SN-710, manufactured by Negami Chemical Industrial Co., Ltd.) was used instead of the acrylic ester type polymer used in Comparative Example 1. The adhesive layer had a 25 μm of thickness.
- About each of the adhesive sheets formed in the above-mentioned Examples and Comparative Examples, the shear adhesive force thereof to a silicone wafer was measured at the time of pre-sticking/fixing as follows:
- First, a silicon wafer of 6 inches in diameter (thickness 0.6 mm) was prepared, and an adhesive sheet for protecting a semiconductor wafer was pasted onto the wafer. DR-8500II manufactured by Nitto Seiki Co., Ltd. was used for pasting. Furthermore, the back surface of the silicon wafer was ground using a wafer grinding apparatus (DFG-840, manufactured by Disco Corporation). Thereby, a silicon wafer of 150 μm in thickness was obtained.
- Next, each adhesive sheet according to the examples and comparative examples was pasted to a silicon wafer on a heat plate at 40° C. Successively, an adhesive tape for peeling (BT-315, manufactured by Nitto Denko Co., Ltd.) was pasted to the surface opposite to the surface where the adhesive sheet was pasted at room temperature using a 2 kg hand roller. After 30 minutes, the sheet was measured in 25 mm width following JIS Z0237. The peeling angle was 180 degrees and the peeling speed was 300 mm/min. The result is shown in table 1 below.
-
TABLE 1 Comparative Comparative Example 1 Example 2 Example 1 Example 2 Content of 100 100 30 30 Acrylic Resin (Part by Weight) Thickness of 25 25 25 25 Adhesive Layer (μm) Pasting 40 40 40 40 Temperature (° C.) Adhesive 1.3 1.7 Impossible Impossible Strength with to Peel Off to Peel Off Silicon Wafer (N/25 mm width) Damage State No Damage No Damage — — of Silicon Wafer - As is clear from table 1, the adhesive strength of the adhesive sheet in example 1 was 1.3 N/25mm width, and the adhesive strength of the adhesive sheet in example 2 was 1.7 N/25 mm width. Further, at the time of peeling, there was no damage on each silicon wafer. On the other hand, the adhesive strength of the adhesive sheets in comparative examples 1 and 2 was strong and the sheets could not be peeled off.
Claims (15)
1. An adhesive sheet for manufacturing a semiconductor device used when a semiconductor element is adhered to an adherend and the semiconductor element is wire-bonded, wherein a 180 degree peeling adhesive strength against a silicon wafer is 5 (N/25 mm width) or less.
2. The adhesive sheet for manufacturing a semiconductor device according to claim 1 , wherein the adhesive sheet is comprised of a thermosetting resin.
3. The adhesive sheet for manufacturing a semiconductor device according to claim 2 , wherein the thermosetting resin includes an epoxy resin and/or a phenol resin.
4. The adhesive sheet for manufacturing a semiconductor device according to claim 1 , wherein the adhesive sheet is comprised of a thermosetting resin and a thermoplastic resin.
5. The adhesive sheet for manufacturing a semiconductor device according to claim 4 , wherein the thermosetting resin includes an epoxy resin and/or a phenol resin.
6. The adhesive sheet for manufacturing a semiconductor device according to claim 4 , wherein the thermoplastic resin includes an acrylic resin.
7. The adhesive sheet for manufacturing a semiconductor device according to claim 1 , wherein the adhesive sheet is comprised of an epoxy resin, a phenol resin, and an acrylic resin, and the weight ratio of the acrylic resin to the epoxy resin and the phenol resin is larger than 50%.
8. A manufacturing method of a semiconductor device, including
a step of fixing a semiconductor element onto an adherend interposing the adhesive sheet for manufacturing a semiconductor device according to claim 1 ,
a step of bonding wires to the semiconductor device, and
a step of resin-sealing the semiconductor element with a sealing resin, wherein
in the case of trouble occurring in the step of fixing, the semiconductor element is peeled off from the adhesive sheet and the step of fixing is repeated using another adhesive sheet.
9. The manufacturing method of a semiconductor device according to claim 8 , wherein the step of fixing is performed at 70° C. or less.
10. A semiconductor device obtained by the manufacturing method of a semiconductor device according to claim 8 .
11. A method of manufacturing a semiconductor device comprising:
fixing a semiconductor element to an adherend using the adhesive sheet for manufacturing a semiconductor element according to claim 1 , wherein said adhesive sheet for manufacturing a semiconductor element is removably attached to said semiconductor element such that removal of said adhesive sheet from said semiconductor element does not damage said semiconductor element;
bonding wires to the semiconductor element; and
resin-sealing the semiconductor element with a sealing resin.
12. The method of claim 11 wherein said property of said adhesive sheet for manufacturing a semiconductor element being removably attached to said semiconductor element such that removal of said adhesive sheet for manufacturing a semiconductor element from said semiconductor element does not damage said semiconductor element is defined by a method comprising:
fixing an adhesive sheet 25 mm in width to a silicon wafer;
maintaining the adhesive sheet fixed to said silicon wafer for 30 minutes; and
peeling the adhesive sheet from said silicon wafer at a peeling angle of 180 degrees and at a peeling speed of 300 mm/min,
wherein the adhesive sheet's 180 degree peeling adhesive strength against the silicon wafer of 5 (N/25 mm width) or less is indicative that the adhesive sheet is removably attachable to a semiconductor element such that removal of the adhesive sheet from the semiconductor element does not damage said semiconductor element.
13. The adhesive sheet for manufacturing a semiconductor device according to claim 1 , wherein the 180 degree peeling adhesive strength against a silicon wafer is 3.0 to 0.5 (N/25 mm width).
14. The adhesive sheet for manufacturing a semiconductor device according to claim 3 , wherein the thermosetting resin includes an epoxy resin and a phenol resin, and the phenol resin is blended with the epoxy resin in such a manner that the ratio of hydroxyl group equivalents in the phenol resin component per equivalent of the epoxy groups in the epoxy resin component is 0.5 to 2.0.
15. The adhesive sheet for manufacturing a semiconductor device according to claim 1 , wherein the adhesive sheet comprises a cross-linking agent.
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/851,963 US20090001611A1 (en) | 2006-09-08 | 2007-09-07 | Adhesive sheet for manufacturing semiconductor device, manufacturing method of semiconductor device using the sheet, and semiconductor device obtained by the method |
US12/759,470 US9153556B2 (en) | 2006-09-08 | 2010-04-13 | Adhesive sheet for manufacturing semiconductor device, manufacturing method of semiconductor device using the sheet, and semiconductor device obtained by the method |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US82502906P | 2006-09-08 | 2006-09-08 | |
US11/851,963 US20090001611A1 (en) | 2006-09-08 | 2007-09-07 | Adhesive sheet for manufacturing semiconductor device, manufacturing method of semiconductor device using the sheet, and semiconductor device obtained by the method |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/759,470 Division US9153556B2 (en) | 2006-09-08 | 2010-04-13 | Adhesive sheet for manufacturing semiconductor device, manufacturing method of semiconductor device using the sheet, and semiconductor device obtained by the method |
Publications (1)
Publication Number | Publication Date |
---|---|
US20090001611A1 true US20090001611A1 (en) | 2009-01-01 |
Family
ID=40159434
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/851,963 Abandoned US20090001611A1 (en) | 2006-09-08 | 2007-09-07 | Adhesive sheet for manufacturing semiconductor device, manufacturing method of semiconductor device using the sheet, and semiconductor device obtained by the method |
US12/759,470 Expired - Fee Related US9153556B2 (en) | 2006-09-08 | 2010-04-13 | Adhesive sheet for manufacturing semiconductor device, manufacturing method of semiconductor device using the sheet, and semiconductor device obtained by the method |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/759,470 Expired - Fee Related US9153556B2 (en) | 2006-09-08 | 2010-04-13 | Adhesive sheet for manufacturing semiconductor device, manufacturing method of semiconductor device using the sheet, and semiconductor device obtained by the method |
Country Status (1)
Country | Link |
---|---|
US (2) | US20090001611A1 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100197080A1 (en) * | 2006-09-08 | 2010-08-05 | Takeshi Matsumura | Adhesive sheet for manufacturing semiconductor device, manufacturing method of semiconductor device using the sheet, and semiconductor device obtained by the method |
US20110056623A1 (en) * | 2009-09-07 | 2011-03-10 | Toray Saehan, Inc. | Lamination method of adhesive tape and lead frame |
EP3291520A1 (en) * | 2016-08-16 | 2018-03-07 | Guangdong Oppo Mobile Telecommunications Corp., Ltd. | Fingerprint sensor, method for manufacturing fingerprint sensor, and terminal |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20050156321A1 (en) * | 2003-12-19 | 2005-07-21 | Sadahito Misumi | Process for producing a semiconductor device |
US20080185700A1 (en) * | 2004-05-06 | 2008-08-07 | Mitsui Chemicals, Inc. | Adhesive Film and Method for Manufacturing Semiconductor Device Using Same |
Family Cites Families (32)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS55111151A (en) | 1979-02-20 | 1980-08-27 | Nec Corp | Integrated circuit device |
JPS593779A (en) | 1982-06-29 | 1984-01-10 | Fujitsu Ltd | Packaging method of magnetic bubble chip |
JP2680364B2 (en) | 1988-08-05 | 1997-11-19 | 株式会社日立製作所 | Method for manufacturing semiconductor device |
JPH03222441A (en) | 1990-01-29 | 1991-10-01 | Toshiba Corp | Manufacture of semiconductor module |
US5244140A (en) | 1991-09-30 | 1993-09-14 | Texas Instruments Incorporated | Ultrasonic bonding process beyond 125 khz |
JP2994510B2 (en) | 1992-02-10 | 1999-12-27 | ローム株式会社 | Semiconductor device and manufacturing method thereof |
EP0571649A1 (en) | 1992-05-26 | 1993-12-01 | Nitto Denko Corporation | Dicing-die bonding film and use thereof in a process for producing chips |
JP3883214B2 (en) | 1993-10-04 | 2007-02-21 | 富士通株式会社 | Adhesive for joining electronic components |
JPH08255803A (en) | 1995-03-16 | 1996-10-01 | Sony Corp | Semiconductor module and manufacture thereof |
US5894983A (en) | 1997-01-09 | 1999-04-20 | Harris Corporation | High frequency, low temperature thermosonic ribbon bonding process for system-level applications |
US5938105A (en) | 1997-01-15 | 1999-08-17 | National Semiconductor Corporation | Encapsulated ball bonding apparatus and method |
JPH1167699A (en) | 1997-08-13 | 1999-03-09 | Texas Instr Japan Ltd | Manufacture of semiconductor device |
JP3605651B2 (en) | 1998-09-30 | 2004-12-22 | 日立化成工業株式会社 | Method for manufacturing semiconductor device |
JP3866459B2 (en) | 1999-09-17 | 2007-01-10 | 富士通株式会社 | adhesive |
JP3531580B2 (en) | 2000-04-28 | 2004-05-31 | 日亜化学工業株式会社 | Bonding method |
JP3906962B2 (en) | 2000-08-31 | 2007-04-18 | リンテック株式会社 | Manufacturing method of semiconductor device |
JP2002105428A (en) | 2000-09-29 | 2002-04-10 | Nitto Denko Corp | Adhesive film for die bond and semiconductor device using the same |
JP2002158276A (en) | 2000-11-20 | 2002-05-31 | Hitachi Chem Co Ltd | Adhesive sheet for sticking wafer and semiconductor device |
JP4752109B2 (en) | 2000-12-12 | 2011-08-17 | 日立化成工業株式会社 | Resin paste composition and semiconductor device using the same |
US6414384B1 (en) | 2000-12-22 | 2002-07-02 | Silicon Precision Industries Co., Ltd. | Package structure stacking chips on front surface and back surface of substrate |
MY131962A (en) | 2001-01-24 | 2007-09-28 | Nichia Corp | Light emitting diode, optical semiconductor device, epoxy resin composition suited for optical semiconductor device, and method for manufacturing the same |
TW525274B (en) | 2001-03-05 | 2003-03-21 | Samsung Electronics Co Ltd | Ultra thin semiconductor package having different thickness of die pad and leads, and method for manufacturing the same |
JP2002261233A (en) | 2001-03-05 | 2002-09-13 | Sony Corp | Semiconductor device and its manufacturing method |
JP4266106B2 (en) * | 2001-09-27 | 2009-05-20 | 株式会社東芝 | Adhesive tape peeling device, adhesive tape peeling method, semiconductor chip pickup device, semiconductor chip pickup method, and semiconductor device manufacturing method |
JP2003264205A (en) | 2002-03-08 | 2003-09-19 | Matsushita Electric Ind Co Ltd | Manufacturing method of semiconductor device |
US20050224978A1 (en) | 2002-06-24 | 2005-10-13 | Kohichiro Kawate | Heat curable adhesive composition, article, semiconductor apparatus and method |
ATE370208T1 (en) | 2002-06-24 | 2007-09-15 | 3M Innovative Properties Co | HEAT CURRENT ADHESIVE COMPOSITION, ARTICLE, SEMICONDUCTOR DEVICE AND METHOD |
JP4368093B2 (en) | 2002-06-24 | 2009-11-18 | スリーエム イノベイティブ プロパティズ カンパニー | Film adhesive, semiconductor device and manufacturing method thereof |
JP2004059859A (en) | 2002-07-31 | 2004-02-26 | Mitsui Chemicals Inc | Filmy adhesive, engineering process for adhering the same and semiconductor device by using the filmy adhesive |
JP2005120206A (en) | 2003-10-16 | 2005-05-12 | Sumitomo Bakelite Co Ltd | Adhesive film for semiconductor, dicing film, and semiconductor device |
JP4421972B2 (en) | 2004-04-30 | 2010-02-24 | 日東電工株式会社 | Manufacturing method of semiconductor devices |
US20090001611A1 (en) | 2006-09-08 | 2009-01-01 | Takeshi Matsumura | Adhesive sheet for manufacturing semiconductor device, manufacturing method of semiconductor device using the sheet, and semiconductor device obtained by the method |
-
2007
- 2007-09-07 US US11/851,963 patent/US20090001611A1/en not_active Abandoned
-
2010
- 2010-04-13 US US12/759,470 patent/US9153556B2/en not_active Expired - Fee Related
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20050156321A1 (en) * | 2003-12-19 | 2005-07-21 | Sadahito Misumi | Process for producing a semiconductor device |
US20080185700A1 (en) * | 2004-05-06 | 2008-08-07 | Mitsui Chemicals, Inc. | Adhesive Film and Method for Manufacturing Semiconductor Device Using Same |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100197080A1 (en) * | 2006-09-08 | 2010-08-05 | Takeshi Matsumura | Adhesive sheet for manufacturing semiconductor device, manufacturing method of semiconductor device using the sheet, and semiconductor device obtained by the method |
US9153556B2 (en) | 2006-09-08 | 2015-10-06 | Nitto Denko Corporation | Adhesive sheet for manufacturing semiconductor device, manufacturing method of semiconductor device using the sheet, and semiconductor device obtained by the method |
US20110056623A1 (en) * | 2009-09-07 | 2011-03-10 | Toray Saehan, Inc. | Lamination method of adhesive tape and lead frame |
CN102013402A (en) * | 2009-09-07 | 2011-04-13 | 东丽先端素材株式会社 | Lamination method of adhesive tape and lead frame |
EP3291520A1 (en) * | 2016-08-16 | 2018-03-07 | Guangdong Oppo Mobile Telecommunications Corp., Ltd. | Fingerprint sensor, method for manufacturing fingerprint sensor, and terminal |
US10380406B2 (en) | 2016-08-16 | 2019-08-13 | Guangdong Oppo Mobile Telecommunications Corp., Ltd. | Fingerprint sensor, method for manufacturing fingerprint sensor, and terminal |
Also Published As
Publication number | Publication date |
---|---|
US20100197080A1 (en) | 2010-08-05 |
US9153556B2 (en) | 2015-10-06 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR101140512B1 (en) | Thermosetting die bonding film | |
KR101010418B1 (en) | Dicing/die bonding film | |
US7611926B2 (en) | Thermosetting die bonding film | |
US8236614B2 (en) | Semiconductor device manufacturing method | |
JP4975564B2 (en) | Adhesive sheet for manufacturing semiconductor device, and method for manufacturing semiconductor device using the same | |
WO2010074060A1 (en) | Thermosetting die-bonding film | |
US20110084408A1 (en) | Thermosetting die-bonding film | |
WO2014178252A1 (en) | Film-like adhesive, dicing tape-integrated film-like adhesive, and method for manufacturing semiconductor device | |
US20100261314A1 (en) | Thermosetting die bonding film | |
US7232709B2 (en) | Process for producing a semiconductor device | |
JP2009049400A (en) | Thermoset die bond film | |
JP5390209B2 (en) | Thermosetting die bond film | |
JP2006303472A (en) | Dicing die bond film | |
US8975759B2 (en) | Manufacturing method of semiconductor device, adhesive sheet used therein, and semiconductor device obtained thereby | |
JP5580730B2 (en) | Dicing die bond film and semiconductor element | |
JP4988531B2 (en) | Adhesive sheet for manufacturing semiconductor device, and method for manufacturing semiconductor device using the same | |
JP2008135448A (en) | Dicing die bond film | |
JP4780653B2 (en) | Manufacturing method of semiconductor device | |
US9153556B2 (en) | Adhesive sheet for manufacturing semiconductor device, manufacturing method of semiconductor device using the sheet, and semiconductor device obtained by the method | |
US8592260B2 (en) | Process for producing a semiconductor device | |
JP4441335B2 (en) | Adhesive sheet for manufacturing semiconductor device, method for manufacturing semiconductor device using the same, and semiconductor device obtained thereby | |
US20160233184A1 (en) | Semiconductor Device Manufacturing Method | |
JP4954568B2 (en) | Dicing die-bonding film and method for manufacturing semiconductor device using the same | |
JP2012069953A (en) | Semiconductor device manufacturing adhesive sheet, and method of manufacturing semiconductor device using same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: NITTO DENKO CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:MATSUMURA, TAKESHI;MISUMI, SADAHITO;HOSOKAWA, KAZUHITO;AND OTHERS;REEL/FRAME:019808/0683 Effective date: 20070810 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |