TWI250482B - System and method of accessing memory - Google Patents
System and method of accessing memory Download PDFInfo
- Publication number
- TWI250482B TWI250482B TW089100589A TW89100589A TWI250482B TW I250482 B TWI250482 B TW I250482B TW 089100589 A TW089100589 A TW 089100589A TW 89100589 A TW89100589 A TW 89100589A TW I250482 B TWI250482 B TW I250482B
- Authority
- TW
- Taiwan
- Prior art keywords
- memory
- operand
- graphics
- address
- component
- Prior art date
Links
- 230000015654 memory Effects 0.000 title claims abstract description 189
- 238000000034 method Methods 0.000 title claims abstract description 11
- 238000006243 chemical reaction Methods 0.000 claims description 16
- 238000012545 processing Methods 0.000 claims description 15
- 230000008520 organization Effects 0.000 claims 1
- 238000013519 translation Methods 0.000 abstract description 4
- 230000001131 transforming effect Effects 0.000 abstract 1
- 238000013507 mapping Methods 0.000 description 5
- 238000010586 diagram Methods 0.000 description 4
- 230000008859 change Effects 0.000 description 2
- 230000008569 process Effects 0.000 description 2
- 230000011218 segmentation Effects 0.000 description 2
- 238000012546 transfer Methods 0.000 description 2
- 230000014616 translation Effects 0.000 description 2
- 230000009471 action Effects 0.000 description 1
- 230000006399 behavior Effects 0.000 description 1
- 239000013256 coordination polymer Substances 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 230000008707 rearrangement Effects 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- 230000001360 synchronised effect Effects 0.000 description 1
- 230000009466 transformation Effects 0.000 description 1
Classifications
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G5/00—Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G5/00—Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
- G09G5/36—Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators characterised by the display of a graphic pattern, e.g. using an all-points-addressable [APA] memory
- G09G5/363—Graphics controllers
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G5/00—Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
- G09G5/36—Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators characterised by the display of a graphic pattern, e.g. using an all-points-addressable [APA] memory
- G09G5/39—Control of the bit-mapped memory
- G09G5/393—Arrangements for updating the contents of the bit-mapped memory
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2360/00—Aspects of the architecture of display systems
- G09G2360/12—Frame memory handling
- G09G2360/122—Tiling
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Computer Graphics (AREA)
- Memory System Of A Hierarchy Structure (AREA)
- Image Input (AREA)
- Image Processing (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/231,609 US6362826B1 (en) | 1999-01-15 | 1999-01-15 | Method and apparatus for implementing dynamic display memory |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| TWI250482B true TWI250482B (en) | 2006-03-01 |
Family
ID=22869956
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| TW089100589A TWI250482B (en) | 1999-01-15 | 2000-01-25 | System and method of accessing memory |
Country Status (9)
| Country | Link |
|---|---|
| US (2) | US6362826B1 (enExample) |
| EP (1) | EP1141930B1 (enExample) |
| JP (1) | JP4562919B2 (enExample) |
| KR (1) | KR100433499B1 (enExample) |
| CN (1) | CN1135477C (enExample) |
| AU (1) | AU3470700A (enExample) |
| DE (1) | DE60038871D1 (enExample) |
| TW (1) | TWI250482B (enExample) |
| WO (1) | WO2000042594A1 (enExample) |
Families Citing this family (39)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6545684B1 (en) * | 1999-12-29 | 2003-04-08 | Intel Corporation | Accessing data stored in a memory |
| US6538650B1 (en) * | 2000-01-10 | 2003-03-25 | Intel Corporation | Efficient TLB entry management for the render operands residing in the tiled memory |
| US7710425B1 (en) * | 2000-06-09 | 2010-05-04 | 3Dlabs Inc. Ltd. | Graphic memory management with invisible hardware-managed page faulting |
| US6704021B1 (en) * | 2000-11-20 | 2004-03-09 | Ati International Srl | Method and apparatus for efficiently processing vertex information in a video graphics system |
| US7205993B2 (en) * | 2001-02-15 | 2007-04-17 | Sony Corporation | Checkerboard buffer using two-dimensional buffer pages and using memory bank alternation |
| US6795079B2 (en) * | 2001-02-15 | 2004-09-21 | Sony Corporation | Two-dimensional buffer pages |
| US6828977B2 (en) * | 2001-02-15 | 2004-12-07 | Sony Corporation | Dynamic buffer pages |
| US7379069B2 (en) | 2001-02-15 | 2008-05-27 | Sony Corporation | Checkerboard buffer using two-dimensional buffer pages |
| US7038691B2 (en) * | 2001-02-15 | 2006-05-02 | Sony Corporation | Two-dimensional buffer pages using memory bank alternation |
| US6803917B2 (en) | 2001-02-15 | 2004-10-12 | Sony Corporation | Checkerboard buffer using memory bank alternation |
| US20030058368A1 (en) * | 2001-09-24 | 2003-03-27 | Mark Champion | Image warping using pixel pages |
| US9058292B2 (en) | 2004-12-29 | 2015-06-16 | Intel Corporation | System and method for one step address translation of graphics addresses in virtualization |
| US7444583B2 (en) * | 2005-05-27 | 2008-10-28 | Microsoft Corporation | Standard graphics specification and data binding |
| US7512752B2 (en) | 2005-05-31 | 2009-03-31 | Broadcom Corporation | Systems, methods, and apparatus for pixel fetch request interface |
| US7831780B2 (en) * | 2005-06-24 | 2010-11-09 | Nvidia Corporation | Operating system supplemental disk caching system and method |
| US7616218B1 (en) * | 2005-12-05 | 2009-11-10 | Nvidia Corporation | Apparatus, system, and method for clipping graphics primitives |
| US8593474B2 (en) * | 2005-12-30 | 2013-11-26 | Intel Corporation | Method and system for symmetric allocation for a shared L2 mapping cache |
| US8543792B1 (en) | 2006-09-19 | 2013-09-24 | Nvidia Corporation | Memory access techniques including coalesing page table entries |
| US8601223B1 (en) * | 2006-09-19 | 2013-12-03 | Nvidia Corporation | Techniques for servicing fetch requests utilizing coalesing page table entries |
| US8347064B1 (en) | 2006-09-19 | 2013-01-01 | Nvidia Corporation | Memory access techniques in an aperture mapped memory space |
| US8352709B1 (en) | 2006-09-19 | 2013-01-08 | Nvidia Corporation | Direct memory access techniques that include caching segmentation data |
| US7840732B2 (en) * | 2006-09-25 | 2010-11-23 | Honeywell International Inc. | Stacked card address assignment |
| US8700883B1 (en) | 2006-10-24 | 2014-04-15 | Nvidia Corporation | Memory access techniques providing for override of a page table |
| US8707011B1 (en) | 2006-10-24 | 2014-04-22 | Nvidia Corporation | Memory access techniques utilizing a set-associative translation lookaside buffer |
| US8533425B1 (en) | 2006-11-01 | 2013-09-10 | Nvidia Corporation | Age based miss replay system and method |
| US8504794B1 (en) | 2006-11-01 | 2013-08-06 | Nvidia Corporation | Override system and method for memory access management |
| US8706975B1 (en) | 2006-11-01 | 2014-04-22 | Nvidia Corporation | Memory access management block bind system and method |
| US8607008B1 (en) | 2006-11-01 | 2013-12-10 | Nvidia Corporation | System and method for independent invalidation on a per engine basis |
| US8347065B1 (en) | 2006-11-01 | 2013-01-01 | Glasco David B | System and method for concurrently managing memory access requests |
| US8700865B1 (en) | 2006-11-02 | 2014-04-15 | Nvidia Corporation | Compressed data access system and method |
| US20080276067A1 (en) * | 2007-05-01 | 2008-11-06 | Via Technologies, Inc. | Method and Apparatus for Page Table Pre-Fetching in Zero Frame Display Channel |
| US8719547B2 (en) * | 2009-09-18 | 2014-05-06 | Intel Corporation | Providing hardware support for shared virtual memory between local and remote physical memory |
| US10146545B2 (en) | 2012-03-13 | 2018-12-04 | Nvidia Corporation | Translation address cache for a microprocessor |
| US9880846B2 (en) | 2012-04-11 | 2018-01-30 | Nvidia Corporation | Improving hit rate of code translation redirection table with replacement strategy based on usage history table of evicted entries |
| US10241810B2 (en) | 2012-05-18 | 2019-03-26 | Nvidia Corporation | Instruction-optimizing processor with branch-count table in hardware |
| US20140189310A1 (en) | 2012-12-27 | 2014-07-03 | Nvidia Corporation | Fault detection in instruction translations |
| US10108424B2 (en) | 2013-03-14 | 2018-10-23 | Nvidia Corporation | Profiling code portions to generate translations |
| US20140365930A1 (en) * | 2013-06-10 | 2014-12-11 | Hewlett-Packard Development Company, L.P. | Remote display of content elements |
| GB2535823B (en) * | 2014-12-24 | 2021-08-04 | Intel Corp | Hybrid on-demand graphics translation table shadowing |
Family Cites Families (20)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH01181163A (ja) | 1988-01-13 | 1989-07-19 | Seiko Instr & Electron Ltd | 図形表示システム |
| JP3350043B2 (ja) * | 1990-07-27 | 2002-11-25 | 株式会社日立製作所 | 図形処理装置及び図形処理方法 |
| US5313577A (en) * | 1991-08-21 | 1994-05-17 | Digital Equipment Corporation | Translation of virtual addresses in a computer graphics system |
| JP2966182B2 (ja) * | 1992-03-12 | 1999-10-25 | 株式会社日立製作所 | 計算機システム |
| WO1995015528A1 (en) | 1993-11-30 | 1995-06-08 | Vlsi Technology, Inc. | A reallocatable memory subsystem enabling transparent transfer of memory function during upgrade |
| US5450542A (en) * | 1993-11-30 | 1995-09-12 | Vlsi Technology, Inc. | Bus interface with graphics and system paths for an integrated memory system |
| JPH0850573A (ja) * | 1994-08-04 | 1996-02-20 | Hitachi Ltd | マイクロコンピュータ |
| US5854637A (en) * | 1995-08-17 | 1998-12-29 | Intel Corporation | Method and apparatus for managing access to a computer system memory shared by a graphics controller and a memory controller |
| US5758177A (en) * | 1995-09-11 | 1998-05-26 | Advanced Microsystems, Inc. | Computer system having separate digital and analog system chips for improved performance |
| US6104417A (en) * | 1996-09-13 | 2000-08-15 | Silicon Graphics, Inc. | Unified memory computer architecture with dynamic graphics memory allocation |
| JPH10222459A (ja) * | 1997-02-10 | 1998-08-21 | Hitachi Ltd | 機能メモリとそれを用いたデータ処理装置 |
| EP0884715A1 (en) | 1997-06-12 | 1998-12-16 | Hewlett-Packard Company | Single-chip chipset with integrated graphics controller |
| US6052133A (en) * | 1997-06-27 | 2000-04-18 | S3 Incorporated | Multi-function controller and method for a computer graphics display system |
| US6266753B1 (en) * | 1997-07-10 | 2001-07-24 | Cirrus Logic, Inc. | Memory manager for multi-media apparatus and method therefor |
| US5914730A (en) * | 1997-09-09 | 1999-06-22 | Compaq Computer Corp. | System and method for invalidating and updating individual GART table entries for accelerated graphics port transaction requests |
| US6157398A (en) * | 1997-12-30 | 2000-12-05 | Micron Technology, Inc. | Method of implementing an accelerated graphics port for a multiple memory controller computer system |
| US6097402A (en) * | 1998-02-10 | 2000-08-01 | Intel Corporation | System and method for placement of operands in system memory |
| US6477623B2 (en) * | 1998-10-23 | 2002-11-05 | Micron Technology, Inc. | Method for providing graphics controller embedded in a core logic unit |
| US6145039A (en) * | 1998-11-03 | 2000-11-07 | Intel Corporation | Method and apparatus for an improved interface between computer components |
| US6326973B1 (en) * | 1998-12-07 | 2001-12-04 | Compaq Computer Corporation | Method and system for allocating AGP/GART memory from the local AGP memory controller in a highly parallel system architecture (HPSA) |
-
1999
- 1999-01-15 US US09/231,609 patent/US6362826B1/en not_active Expired - Lifetime
-
2000
- 2000-01-12 EP EP00913225A patent/EP1141930B1/en not_active Expired - Lifetime
- 2000-01-12 DE DE60038871T patent/DE60038871D1/de not_active Expired - Lifetime
- 2000-01-12 AU AU34707/00A patent/AU3470700A/en not_active Abandoned
- 2000-01-12 JP JP2000594101A patent/JP4562919B2/ja not_active Expired - Fee Related
- 2000-01-12 WO PCT/US2000/000776 patent/WO2000042594A1/en not_active Ceased
- 2000-01-12 CN CNB008026513A patent/CN1135477C/zh not_active Expired - Fee Related
- 2000-01-12 KR KR10-2001-7008948A patent/KR100433499B1/ko not_active Expired - Fee Related
- 2000-01-25 TW TW089100589A patent/TWI250482B/zh not_active IP Right Cessation
-
2001
- 2001-11-05 US US09/993,217 patent/US6650332B2/en not_active Expired - Lifetime
Also Published As
| Publication number | Publication date |
|---|---|
| DE60038871D1 (de) | 2008-06-26 |
| KR20020013832A (ko) | 2002-02-21 |
| JP4562919B2 (ja) | 2010-10-13 |
| WO2000042594A1 (en) | 2000-07-20 |
| US6650332B2 (en) | 2003-11-18 |
| WO2000042594A9 (en) | 2002-03-28 |
| US6362826B1 (en) | 2002-03-26 |
| EP1141930B1 (en) | 2008-05-14 |
| CN1135477C (zh) | 2004-01-21 |
| CN1347545A (zh) | 2002-05-01 |
| KR100433499B1 (ko) | 2004-05-31 |
| US20020075271A1 (en) | 2002-06-20 |
| HK1038091A1 (en) | 2002-03-01 |
| EP1141930A1 (en) | 2001-10-10 |
| JP2002535763A (ja) | 2002-10-22 |
| AU3470700A (en) | 2000-08-01 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| TWI250482B (en) | System and method of accessing memory | |
| US8451281B2 (en) | Shared virtual memory between a host and discrete graphics device in a computing system | |
| CN105830022B (zh) | 访问文件的方法和装置 | |
| CN107305509B (zh) | 涉及内存的预分配的缓冲区映射方案 | |
| JPH03220644A (ja) | コンピユータ装置 | |
| US7937555B2 (en) | Data processing system and computer program product to allow PCI host bridge (PHB) to handle pre-fetch read transactions on the PCI bus which access system memory through translation control entry (TCE) table | |
| US7305526B2 (en) | Method, system, and program for transferring data directed to virtual memory addresses to a device memory | |
| US9678872B2 (en) | Memory paging for processors using physical addresses | |
| CN101310259B (zh) | 用于共享l2映射高速缓存的对称分配的方法和系统 | |
| US7249241B1 (en) | Method and apparatus for direct virtual memory address caching | |
| JP2010134956A (ja) | 状況切換え環境中におけるアドレス変換技術 | |
| TWI275992B (en) | A method to reduce memory latencies by performing two levels of speculation | |
| CN120492372A (zh) | 指令高速缓存中的预取终止和恢复 | |
| US6308147B1 (en) | Data structure synthesis in hardware using memory transaction translation techniques | |
| US6301648B1 (en) | Method and apparatus for processing memory accesses utilizing a TLB | |
| WO2017216892A1 (ja) | データ転送装置及びデータ転送方法 | |
| JP3994724B2 (ja) | 印刷システム | |
| CN115934581B (zh) | 一种跨进程内存的处理方法及系统 | |
| JP2001022640A (ja) | メモリ管理方法 | |
| JPH06259329A (ja) | アドレス変換機構を備えた情報処理装置 | |
| JPH0612363A (ja) | メモリ制御装置およびマルチプロセッサシステム | |
| JPH06309282A (ja) | データ処理装置 | |
| JPH04358242A (ja) | アドレス変換装置およびアドレス変換方法 | |
| HK1038091B (en) | Method and apparatus for implementing dynamic display memory | |
| JPH04326437A (ja) | 情報処理装置 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| MM4A | Annulment or lapse of patent due to non-payment of fees |