SG11201900375YA - Link error correction in memory system - Google Patents

Link error correction in memory system

Info

Publication number
SG11201900375YA
SG11201900375YA SG11201900375YA SG11201900375YA SG11201900375YA SG 11201900375Y A SG11201900375Y A SG 11201900375YA SG 11201900375Y A SG11201900375Y A SG 11201900375YA SG 11201900375Y A SG11201900375Y A SG 11201900375YA SG 11201900375Y A SG11201900375Y A SG 11201900375YA
Authority
SG
Singapore
Prior art keywords
international
memory
link error
error correction
pct
Prior art date
Application number
SG11201900375YA
Other languages
English (en)
Inventor
Jungwon Suh
Original Assignee
Qualcomm Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Qualcomm Inc filed Critical Qualcomm Inc
Publication of SG11201900375YA publication Critical patent/SG11201900375YA/en

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring
    • G06F11/07Responding to the occurrence of a fault, e.g. fault tolerance
    • G06F11/08Error detection or correction by redundancy in data representation, e.g. by using checking codes
    • G06F11/10Adding special bits or symbols to the coded information, e.g. parity check, casting out 9's or 11's
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring
    • G06F11/07Responding to the occurrence of a fault, e.g. fault tolerance
    • G06F11/08Error detection or correction by redundancy in data representation, e.g. by using checking codes
    • G06F11/10Adding special bits or symbols to the coded information, e.g. parity check, casting out 9's or 11's
    • G06F11/1008Adding special bits or symbols to the coded information, e.g. parity check, casting out 9's or 11's in individual solid state devices
    • G06F11/1048Adding special bits or symbols to the coded information, e.g. parity check, casting out 9's or 11's in individual solid state devices using arrangements adapted for a specific error detection or correction feature
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring
    • G06F11/07Responding to the occurrence of a fault, e.g. fault tolerance
    • G06F11/08Error detection or correction by redundancy in data representation, e.g. by using checking codes
    • G06F11/10Adding special bits or symbols to the coded information, e.g. parity check, casting out 9's or 11's
    • G06F11/1076Parity data used in redundant arrays of independent storages, e.g. in RAID systems
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F3/00Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
    • G06F3/06Digital input from, or digital output to, record carriers, e.g. RAID, emulated record carriers or networked record carriers
    • G06F3/0601Interfaces specially adapted for storage systems
    • G06F3/0602Interfaces specially adapted for storage systems specifically adapted to achieve a particular effect
    • G06F3/0614Improving the reliability of storage systems
    • G06F3/0619Improving the reliability of storage systems in relation to data integrity, e.g. data losses, bit errors
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F3/00Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
    • G06F3/06Digital input from, or digital output to, record carriers, e.g. RAID, emulated record carriers or networked record carriers
    • G06F3/0601Interfaces specially adapted for storage systems
    • G06F3/0628Interfaces specially adapted for storage systems making use of a particular technique
    • G06F3/0638Organizing or formatting or addressing of data
    • G06F3/064Management of blocks
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F3/00Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
    • G06F3/06Digital input from, or digital output to, record carriers, e.g. RAID, emulated record carriers or networked record carriers
    • G06F3/0601Interfaces specially adapted for storage systems
    • G06F3/0668Interfaces specially adapted for storage systems adopting a particular infrastructure
    • G06F3/0671In-line storage system
    • G06F3/0673Single storage device
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/31Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes combining coding for error detection or correction and efficient use of the spectrum

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Quality & Reliability (AREA)
  • Human Computer Interaction (AREA)
  • Computer Security & Cryptography (AREA)
  • Probability & Statistics with Applications (AREA)
  • Techniques For Improving Reliability Of Storages (AREA)
  • Detection And Correction Of Errors (AREA)
  • Error Detection And Correction (AREA)
  • Memory System (AREA)
SG11201900375YA 2016-08-26 2017-07-07 Link error correction in memory system SG11201900375YA (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US201662380104P 2016-08-26 2016-08-26
US15/643,455 US10331517B2 (en) 2016-08-26 2017-07-06 Link error correction in memory system
PCT/US2017/041129 WO2018038813A1 (en) 2016-08-26 2017-07-07 Link error correction in memory system

Publications (1)

Publication Number Publication Date
SG11201900375YA true SG11201900375YA (en) 2019-03-28

Family

ID=61242685

Family Applications (1)

Application Number Title Priority Date Filing Date
SG11201900375YA SG11201900375YA (en) 2016-08-26 2017-07-07 Link error correction in memory system

Country Status (20)

Country Link
US (1) US10331517B2 (ar)
EP (1) EP3479241B1 (ar)
JP (1) JP6630869B2 (ar)
KR (1) KR102045712B1 (ar)
CN (1) CN109643257B (ar)
AU (2) AU2017315303B2 (ar)
BR (1) BR112019003473A2 (ar)
CA (1) CA3032278C (ar)
CO (1) CO2019001630A2 (ar)
ES (1) ES2829331T3 (ar)
IL (1) IL264303B (ar)
MX (1) MX2019002194A (ar)
MY (1) MY201067A (ar)
PH (1) PH12019500160A1 (ar)
RU (1) RU2710977C1 (ar)
SA (1) SA519401035B1 (ar)
SG (1) SG11201900375YA (ar)
TW (1) TWI684102B (ar)
WO (1) WO2018038813A1 (ar)
ZA (1) ZA201901194B (ar)

Families Citing this family (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN107039086A (zh) * 2017-05-17 2017-08-11 西安紫光国芯半导体有限公司 具有兼容不同数据长度的纠错功能的存储器和纠错方法
US10387242B2 (en) 2017-08-21 2019-08-20 Qualcomm Incorporated Dynamic link error protection in memory systems
US10725912B2 (en) 2018-12-19 2020-07-28 Micron Technology, Inc. Power loss protection in memory sub-systems
US11537464B2 (en) * 2019-06-14 2022-12-27 Micron Technology, Inc. Host-based error correction
US11372717B2 (en) 2019-08-30 2022-06-28 Qualcomm Incorporated Memory with system ECC
CN110750406B (zh) * 2019-10-29 2023-10-31 湖南国科微电子股份有限公司 一种检测方法、装置和soc芯片
US11493949B2 (en) * 2020-03-27 2022-11-08 Qualcomm Incorporated Clocking scheme to receive data
US11728003B2 (en) 2020-05-12 2023-08-15 Qualcomm Incorporated System and memory with configurable error-correction code (ECC) data protection and related methods
US11157359B2 (en) * 2020-09-24 2021-10-26 Intel Corporation Techniques to implement a hybrid error correction code scheme
KR20230021409A (ko) 2021-08-05 2023-02-14 에스케이하이닉스 주식회사 트레이닝동작을 수행하기 위한 반도체시스템
US11687273B2 (en) * 2021-09-29 2023-06-27 Micron Technology, Inc. Memory controller for managing data and error information
CN114006819A (zh) * 2021-11-03 2022-02-01 北京天融信网络安全技术有限公司 一种检测策略生成及装置、数据传输方法及装置
US20230170037A1 (en) * 2021-11-30 2023-06-01 Qualcomm Incorporated Hybrid memory system with increased bandwidth
US20240126438A1 (en) * 2022-10-18 2024-04-18 Qualcomm Incorporated Metadata registers for a memory device

Family Cites Families (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE69624059T2 (de) * 1995-04-03 2003-08-14 Matsushita Electric Ind Co Ltd Datenubertragungsvorrichtung, datenaufzeichnungs- und wiedergabegerat sowie aufzeichnungsmedium beide mit datenstruktur fur fehlerkorrekturkode
US7032056B2 (en) * 2003-05-08 2006-04-18 International Business Machines Corporation Encoding of message onto strobe signals
KR100978268B1 (ko) * 2004-07-15 2010-08-26 엘에스산전 주식회사 분산 제어 시스템의 고속 이중화 데이터 복사 보드
KR100755371B1 (ko) * 2005-05-03 2007-09-04 삼성전자주식회사 반도체 메모리 장치 및 이 장치의 데이터 스트로우브 신호발생방법
CN101060015A (zh) * 2007-05-23 2007-10-24 北京芯技佳易微电子科技有限公司 一种多比特闪存及其错误检测和纠正的方法
EP2223301A4 (en) * 2007-12-21 2012-04-04 Mosaid Technologies Inc NON-VOLATILE SEMICONDUCTOR ARRANGEMENT WITH POWER SAVING FEATURE
US8255783B2 (en) 2008-04-23 2012-08-28 International Business Machines Corporation Apparatus, system and method for providing error protection for data-masking bits
US8341498B2 (en) * 2010-10-01 2012-12-25 Sandisk Technologies Inc. System and method of data encoding
US8707133B2 (en) * 2011-12-05 2014-04-22 Lsi Corporation Method and apparatus to reduce a quantity of error detection/correction bits in memory coupled to a data-protected processor port
CN102546755A (zh) * 2011-12-12 2012-07-04 华中科技大学 云存储系统的数据存储方法
US8990670B2 (en) * 2012-09-28 2015-03-24 Intel Corporation Endurance aware error-correcting code (ECC) protection for non-volatile memories
US9064606B2 (en) 2012-12-20 2015-06-23 Advanced Micro Devices, Inc. Memory interface supporting both ECC and per-byte data masking
US9164834B2 (en) * 2013-05-06 2015-10-20 Samsung Electronics Co., Ltd. Semiconductor memory devices, memory systems including the same and method of writing data in the same
CN105468292B (zh) * 2014-09-05 2019-04-23 群联电子股份有限公司 数据存取方法、存储器储存装置及存储器控制电路单元
US9558066B2 (en) * 2014-09-26 2017-01-31 Intel Corporation Exchanging ECC metadata between memory and host system
KR102438552B1 (ko) * 2015-02-04 2022-09-01 에스케이하이닉스 주식회사 메모리 시스템 및 그 동작방법
US9965352B2 (en) * 2015-11-20 2018-05-08 Qualcomm Incorporated Separate link and array error correction in a memory system
US20180059976A1 (en) * 2016-08-26 2018-03-01 Sandisk Technologies Llc Storage System with Integrated Components and Method for Use Therewith

Also Published As

Publication number Publication date
ES2829331T3 (es) 2021-05-31
IL264303A (en) 2019-02-28
CA3032278C (en) 2021-01-12
BR112019003473A2 (pt) 2019-05-21
CN109643257A (zh) 2019-04-16
KR20190043540A (ko) 2019-04-26
AU2019222960A1 (en) 2019-09-26
CA3032278A1 (en) 2018-03-01
IL264303B (en) 2019-08-29
JP6630869B2 (ja) 2020-01-15
MY201067A (en) 2024-02-01
EP3479241B1 (en) 2020-08-19
WO2018038813A1 (en) 2018-03-01
AU2019222960B2 (en) 2020-10-15
TW201810056A (zh) 2018-03-16
MX2019002194A (es) 2019-06-24
CN109643257B (zh) 2020-07-03
PH12019500160A1 (en) 2019-11-11
EP3479241A1 (en) 2019-05-08
AU2017315303A1 (en) 2019-02-07
AU2017315303B2 (en) 2020-06-18
NZ750205A (en) 2020-10-30
KR102045712B1 (ko) 2019-11-15
ZA201901194B (en) 2020-12-23
US20180060171A1 (en) 2018-03-01
SA519401035B1 (ar) 2021-11-06
TWI684102B (zh) 2020-02-01
US10331517B2 (en) 2019-06-25
JP2019525356A (ja) 2019-09-05
CO2019001630A2 (es) 2019-05-10
RU2710977C1 (ru) 2020-01-14

Similar Documents

Publication Publication Date Title
SG11201900375YA (en) Link error correction in memory system
SG11201901577SA (en) Method and system for fast tracking navigation of blockchains via data manipulation
SG11201907532VA (en) Active boundary quilt architecture memory
SG11201807784SA (en) 3-desoxy derivative and pharmaceutical compositions thereof
SG11201809795VA (en) Memory access techniques in memory devices with multiple partitions
SG11201907210YA (en) Policy communication via control plane signaling
SG11201811468UA (en) Fluid control
CA3015496A1 (en) Voice control of a media playback system
SG11201811063QA (en) Array data bit inversion
SG11201902707WA (en) Apparatuses including memory cells and methods of operation of same
SG11201900816TA (en) A hybrid memory device
SG11201900799XA (en) Pyridopyrimdinone cdk2/4/6 inhibitors
SG11201804528YA (en) Multi-passenger ride vehicle
SG11201809559UA (en) Substituted pyridines as inhibitors of dnmt1
SG11201906238TA (en) Split sector level sweep using beamforming refinement frames
SG11201907476XA (en) Advanced signalling of regions of interest in omnidirectional visual media
SG11201811095UA (en) Multi-level storage in ferroelectric memory
SG11201810128WA (en) Charge mirror-based sensing for ferroelectric memory
SG11201907776WA (en) Replication lag-constrained deletion of data in a large-scale distributed data storage system
SG11201806823YA (en) Extended synchronization signal for symbol index detection
SG11201807823WA (en) Bandwith agnostic tone mapping
SG11201901228QA (en) Chromatography method for quantifying a non-ionic surfactant in a composition comprising the non-ionic surfactant and a polypeptide
SG11201908068TA (en) An efficient interleaver design for polar codes
SG11201807864QA (en) Systems and methods for mobile automated mass release of insects
SG11201806413WA (en) Cell-based reference voltage generation