SG11201501873QA - Method for manufacturing soi wafer - Google Patents

Method for manufacturing soi wafer

Info

Publication number
SG11201501873QA
SG11201501873QA SG11201501873QA SG11201501873QA SG11201501873QA SG 11201501873Q A SG11201501873Q A SG 11201501873QA SG 11201501873Q A SG11201501873Q A SG 11201501873QA SG 11201501873Q A SG11201501873Q A SG 11201501873QA SG 11201501873Q A SG11201501873Q A SG 11201501873QA
Authority
SG
Singapore
Prior art keywords
soi wafer
manufacturing soi
manufacturing
wafer
soi
Prior art date
Application number
SG11201501873QA
Other languages
English (en)
Inventor
Hiroji Aga
Toru Ishizuka
Original Assignee
Shinetsu Handotai Kk
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Shinetsu Handotai Kk filed Critical Shinetsu Handotai Kk
Publication of SG11201501873QA publication Critical patent/SG11201501873QA/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/7624Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
    • H01L21/76251Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques
    • H01L21/76254Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques with separation/delamination along an ion implanted layer, e.g. Smart-cut, Unibond
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02225Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
    • H01L21/02227Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process
    • H01L21/0223Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process formation by oxidation, e.g. oxidation of the substrate
    • H01L21/02233Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process formation by oxidation, e.g. oxidation of the substrate of the semiconductor substrate or a semiconductor layer
    • H01L21/02236Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process formation by oxidation, e.g. oxidation of the substrate of the semiconductor substrate or a semiconductor layer group IV semiconductor
    • H01L21/02238Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process formation by oxidation, e.g. oxidation of the substrate of the semiconductor substrate or a semiconductor layer group IV semiconductor silicon in uncombined form, i.e. pure silicon
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/26Bombardment with radiation
    • H01L21/263Bombardment with radiation with high-energy radiation
    • H01L21/265Bombardment with radiation with high-energy radiation producing ion implantation
    • H01L21/26506Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3105After-treatment
    • H01L21/311Etching the insulating layers by chemical or physical means
    • H01L21/31105Etching inorganic layers
    • H01L21/31111Etching inorganic layers by chemical means
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02225Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
    • H01L21/02227Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process
    • H01L21/02255Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process formation by thermal treatment

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Power Engineering (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • High Energy & Nuclear Physics (AREA)
  • Chemical & Material Sciences (AREA)
  • Health & Medical Sciences (AREA)
  • Toxicology (AREA)
  • Inorganic Chemistry (AREA)
  • Chemical Kinetics & Catalysis (AREA)
  • General Chemical & Material Sciences (AREA)
  • Element Separation (AREA)
SG11201501873QA 2012-11-21 2013-10-11 Method for manufacturing soi wafer SG11201501873QA (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2012255719A JP5821828B2 (ja) 2012-11-21 2012-11-21 Soiウェーハの製造方法
PCT/JP2013/006072 WO2014080563A1 (ja) 2012-11-21 2013-10-11 Soiウェーハの製造方法

Publications (1)

Publication Number Publication Date
SG11201501873QA true SG11201501873QA (en) 2015-05-28

Family

ID=50775761

Family Applications (1)

Application Number Title Priority Date Filing Date
SG11201501873QA SG11201501873QA (en) 2012-11-21 2013-10-11 Method for manufacturing soi wafer

Country Status (7)

Country Link
US (1) US9378999B2 (enrdf_load_stackoverflow)
EP (1) EP2924736B1 (enrdf_load_stackoverflow)
JP (1) JP5821828B2 (enrdf_load_stackoverflow)
KR (1) KR101910100B1 (enrdf_load_stackoverflow)
CN (1) CN104620384B (enrdf_load_stackoverflow)
SG (1) SG11201501873QA (enrdf_load_stackoverflow)
WO (1) WO2014080563A1 (enrdf_load_stackoverflow)

Families Citing this family (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP6353814B2 (ja) * 2015-06-09 2018-07-04 信越半導体株式会社 貼り合わせsoiウェーハの製造方法
JP6556511B2 (ja) * 2015-06-17 2019-08-07 ルネサスエレクトロニクス株式会社 半導体装置の製造方法
CN110085549B (zh) * 2018-01-26 2021-06-04 沈阳硅基科技有限公司 一种双面注入得到soi的方法
CN110544668B (zh) 2018-05-28 2022-03-25 沈阳硅基科技有限公司 一种通过贴膜改变soi边缘stir的方法
CN109360805A (zh) * 2018-09-28 2019-02-19 沈阳硅基科技有限公司 一种图形soi硅片的制备方法
CN115188703A (zh) * 2022-05-16 2022-10-14 绍兴中芯集成电路制造股份有限公司 一种soi晶圆及制造方法
FR3146019A1 (fr) * 2023-02-16 2024-08-23 Soitec Procédé de formation d’une zone de fragisilation dans un substrat semi-conducteur

Family Cites Families (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH0355822A (ja) 1989-07-25 1991-03-11 Shin Etsu Handotai Co Ltd 半導体素子形成用基板の製造方法
JPH0680624B2 (ja) * 1990-02-28 1994-10-12 信越半導体株式会社 接合ウエーハの製造方法
JP3422225B2 (ja) * 1997-07-08 2003-06-30 三菱住友シリコン株式会社 貼り合わせ半導体基板及びその製造方法
JP3500063B2 (ja) * 1998-04-23 2004-02-23 信越半導体株式会社 剥離ウエーハを再利用する方法および再利用に供されるシリコンウエーハ
FR2811807B1 (fr) * 2000-07-12 2003-07-04 Commissariat Energie Atomique Procede de decoupage d'un bloc de materiau et de formation d'un film mince
WO2005027204A1 (ja) * 2003-09-08 2005-03-24 Sumco Corporation 貼り合わせウェーハおよびその製造方法
JP4398934B2 (ja) 2005-02-28 2010-01-13 信越半導体株式会社 Soiウエーハの製造方法
EP1855309A4 (en) * 2005-02-28 2010-11-17 Shinetsu Handotai Kk METHOD FOR MANUFACTURING STICKED GALETTE AND STICKED GALETTE
JP5233111B2 (ja) 2006-11-30 2013-07-10 株式会社Sumco 貼り合わせsoiウェーハの製造方法
US7902039B2 (en) 2006-11-30 2011-03-08 Sumco Corporation Method for manufacturing silicon wafer
JP2011187502A (ja) * 2010-03-04 2011-09-22 Seiko Epson Corp 半導体装置の製造方法
EP2589069A2 (en) * 2010-06-30 2013-05-08 Corning Incorporated Method for finishing silicon on insulator substrates

Also Published As

Publication number Publication date
EP2924736A1 (en) 2015-09-30
EP2924736B1 (en) 2017-08-30
CN104620384A (zh) 2015-05-13
CN104620384B (zh) 2017-06-06
KR101910100B1 (ko) 2018-10-19
JP5821828B2 (ja) 2015-11-24
KR20150087181A (ko) 2015-07-29
WO2014080563A1 (ja) 2014-05-30
US20150243550A1 (en) 2015-08-27
EP2924736A4 (en) 2016-06-29
JP2014103329A (ja) 2014-06-05
US9378999B2 (en) 2016-06-28

Similar Documents

Publication Publication Date Title
TWI562366B (en) Manufacturing method of semiconductor device
SG11201402630XA (en) Method for manufacturing soi wafer
TWI562367B (en) Semiconductor device and method for manufacturing semiconductor device
TWI563540B (en) Semiconductor device manufacturing method
EP3081583A4 (en) Method for manufacturing silicon compound
SG2014009591A (en) Spin forming method
EP2722878A4 (en) SEMICONDUCTOR COMPONENT AND MANUFACTURING METHOD THEREFOR
SG11201502119TA (en) Method for manufacturing soi wafer
SG11201504875UA (en) Method for manufacturing magnetoresistance effect element
EP2802001A4 (en) METHOD FOR PRODUCING A BONDED SILICON ON ISOLATOR (SOI) WAFERS
SG11201406661YA (en) Method for manufacturing bonded wafer
EP2891672A4 (en) PROCESS FOR PRODUCING OPTICAL MATERIAL BASED ON (THIO) URETHANE
SG11201402006SA (en) Member for semiconductor manufacturing device
EP2693202A4 (en) METHOD OF MANUFACTURING A DEVICE FOR REINFORCING AN OPTICAL ELECTRICAL FIELD
EP2757574A4 (en) METHOD FOR MANUFACTURING COMPOSITE PLATEBOARD
SG11201501873QA (en) Method for manufacturing soi wafer
IL232838A0 (en) Process for the production of triazinon-benzoxazinones
GB201216722D0 (en) Metrology method
EP2684213A4 (en) METHOD FOR PRODUCING BASIC CONTACT HOLES FOR WAFER
SG11201503933RA (en) Substrate etching method
PL2476684T3 (pl) Sposób wytwarzania alkilofosforanów
SG11201500870YA (en) Soi wafer manufacturing method
EP2763517A4 (en) Substrate Preparation Process
SG11201501678UA (en) Method of manufacturing soi wafer
EP3016133A4 (en) Method for manufacturing bonded wafer