KR880013258A - 반도체 장치의 제조방법 - Google Patents

반도체 장치의 제조방법 Download PDF

Info

Publication number
KR880013258A
KR880013258A KR870003755A KR870003755A KR880013258A KR 880013258 A KR880013258 A KR 880013258A KR 870003755 A KR870003755 A KR 870003755A KR 870003755 A KR870003755 A KR 870003755A KR 880013258 A KR880013258 A KR 880013258A
Authority
KR
South Korea
Prior art keywords
oxide film
growing
forming
film
well region
Prior art date
Application number
KR870003755A
Other languages
English (en)
Other versions
KR900005125B1 (ko
Inventor
윤여훈
윤승범
성주헌
Original Assignee
강진구
삼성반도체통신 주식회사
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 강진구, 삼성반도체통신 주식회사 filed Critical 강진구
Priority to KR1019870003755A priority Critical patent/KR900005125B1/ko
Publication of KR880013258A publication Critical patent/KR880013258A/ko
Application granted granted Critical
Publication of KR900005125B1 publication Critical patent/KR900005125B1/ko

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/8238Complementary field-effect transistors, e.g. CMOS
    • H01L21/823857Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the gate insulating layers, e.g. different gate insulating layer thicknesses, particular gate insulator materials or particular gate insulator implants
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/26Bombardment with radiation
    • H01L21/263Bombardment with radiation with high-energy radiation
    • H01L21/265Bombardment with radiation with high-energy radiation producing ion implantation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/8238Complementary field-effect transistors, e.g. CMOS
    • H01L21/823828Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the gate conductors, e.g. particular materials, shapes

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Power Engineering (AREA)
  • High Energy & Nuclear Physics (AREA)
  • Toxicology (AREA)
  • Health & Medical Sciences (AREA)
  • Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
  • Insulated Gate Type Field-Effect Transistor (AREA)

Abstract

내용 없음

Description

반도체 장치의 제조방법
본 내용은 요부공개 건이므로 전문내용을 수록하지 않았음
제1(A)-(L)도는 본 발명 반도체장치의 제조방법

Claims (1)

  1. 반도체 제조공정에 있어서, N형 반도체기판(100)상에 펀치쓰루 전압을 증가시키기 위한 인이온 주입을 하는 제1공정과, 상기 반도체기판(100)상에 산화막을 성장시킨후 이 산화막위에 P웰을 형성하고 나서 산화막을 제거하는 제3공정과, 상기 노출된 반도체기판에 산화막과 질화막을 순차적으로 성장시키는 제4공정과, 상기 질화막을 에칭하여 필드산화막 성장을 위산 마스크를 형성하는 제5공정과, P웰영역에 농도를 높이기 위해 붕소를 이온주입을 하는 제6공정과 상기 질화막을 마스크로하여 필드산화막을 성장시킨후 질화막과 질화막하부의 산화막을 에칭하고 나서 다시 산화막을 재성장시키는 제7공정과, 상기 형성된 산화막을 제거한 후 얇은 게이트 산화막을 다시 성장시키는 제8공정과, 게이트 산화막 하부에 드레시홀드 전압조정을 위해 이온주입을 시키는 제9공정과, 상기 게이트 산화막상부에 폴리실리콘 게이트를 형성 하고 이 폴리실리콘 상부에 산화막을 성장시키는 제10공정과, N웰영역에 P채널 트랜지스터의 드레인, 소오스를 형성시키는 제11공정과, N웰영역에 P채널 트랜지스터의 드레인, 소오스를 형성시키는 제11공정과, N웰영역에 P채널 트랜지스터의 드레인, 소오스를 형성시키는 제12공정으로 구비함을 특징으로 하는 반도체 장치의 제조방법.
    ※ 참고사항 : 최초출원 내용에 의하여 공개하는 것임.
KR1019870003755A 1987-04-18 1987-04-18 반도체 장치의 제조방법 KR900005125B1 (ko)

Priority Applications (1)

Application Number Priority Date Filing Date Title
KR1019870003755A KR900005125B1 (ko) 1987-04-18 1987-04-18 반도체 장치의 제조방법

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
KR1019870003755A KR900005125B1 (ko) 1987-04-18 1987-04-18 반도체 장치의 제조방법

Publications (2)

Publication Number Publication Date
KR880013258A true KR880013258A (ko) 1988-11-30
KR900005125B1 KR900005125B1 (ko) 1990-07-19

Family

ID=19260829

Family Applications (1)

Application Number Title Priority Date Filing Date
KR1019870003755A KR900005125B1 (ko) 1987-04-18 1987-04-18 반도체 장치의 제조방법

Country Status (1)

Country Link
KR (1) KR900005125B1 (ko)

Also Published As

Publication number Publication date
KR900005125B1 (ko) 1990-07-19

Similar Documents

Publication Publication Date Title
KR910001993A (ko) 반도체장치의 제조방법
KR970054321A (ko) 반도체 장치 및 집적회로 제조방법
DE3477097D1 (en) Method of producing a highly integrated circuit of mos field-effect transistors
KR920018972A (ko) 모오스 fet 제조방법 및 구조
KR880013258A (ko) 반도체 장치의 제조방법
KR940016927A (ko) 트렌치(Trench) 구조를 이용한 수직 채널을 갖는 모스트랜지스터(MOS-FET) 제조방법
KR920015632A (ko) 소이모스소자 제조방법
KR920013772A (ko) Mosfet 제조방법
KR880008421A (ko) 다결정 실리콘 산화막 성장억제 방법
KR920018973A (ko) 리세스드 채널 모오스 fet 제조방법 및 구조
KR900004032A (ko) 셀프 얼라인 방법을 이용한 고전압 반도체 소자의 제조방법
KR920013700A (ko) 소이 구조의 트랜지스터 제조방법
KR890002992A (ko) 모오스 전계효과 트랜지스터의 제조방법
KR930001476A (ko) 트랜지스터 제조 방법
KR920013775A (ko) 트랜치 사용 트랜지스터 제조방법
KR940016924A (ko) 고속소자용 트랜지스터 제조방법
KR920015437A (ko) Mos 트랜지스터
KR970072477A (ko) 모오스 트랜지스터의 구조 및 제조방법
KR880003439A (ko) 채널 영역만을 고농도로 도우핑시킨 서브마이크론mosfet장치 및 그 제조방법
KR920020606A (ko) 반도체장치 및 그 제조방법
KR960009066A (ko) 반도체 소자의 트랜지스터 제조방법
KR920018980A (ko) P형 채널 mosfet 제조방법
KR920015592A (ko) Ldd구조의 트랜지스터 제조방법
KR920013746A (ko) Ldd구조의 트랜지스터 제조방법
KR920013601A (ko) 모스 트랜지스터 제조방법

Legal Events

Date Code Title Description
A201 Request for examination
N231 Notification of change of applicant
E902 Notification of reason for refusal
G160 Decision to publish patent application
E701 Decision to grant or registration of patent right
GRNT Written decision to grant
FPAY Annual fee payment

Payment date: 20010607

Year of fee payment: 12

LAPS Lapse due to unpaid annual fee