JPS6343774B2 - - Google Patents
Info
- Publication number
- JPS6343774B2 JPS6343774B2 JP57152034A JP15203482A JPS6343774B2 JP S6343774 B2 JPS6343774 B2 JP S6343774B2 JP 57152034 A JP57152034 A JP 57152034A JP 15203482 A JP15203482 A JP 15203482A JP S6343774 B2 JPS6343774 B2 JP S6343774B2
- Authority
- JP
- Japan
- Prior art keywords
- buffer memory
- buffer
- match
- data
- write
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
- 230000015654 memory Effects 0.000 claims description 72
- 230000010365 information processing Effects 0.000 claims description 15
- 230000004044 response Effects 0.000 claims description 7
- 238000010926 purge Methods 0.000 claims description 5
- 238000011010 flushing procedure Methods 0.000 claims description 4
- 238000000034 method Methods 0.000 description 8
- 101100175606 Oryza sativa subsp. japonica AGPL2 gene Proteins 0.000 description 7
- 101150070874 SHR1 gene Proteins 0.000 description 7
- 238000010586 diagram Methods 0.000 description 3
- 238000004140 cleaning Methods 0.000 description 1
- 238000010408 sweeping Methods 0.000 description 1
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/08—Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Memory System Of A Hierarchy Structure (AREA)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP57152034A JPS5942686A (ja) | 1982-08-31 | 1982-08-31 | 情報処理装置 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP57152034A JPS5942686A (ja) | 1982-08-31 | 1982-08-31 | 情報処理装置 |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS5942686A JPS5942686A (ja) | 1984-03-09 |
JPS6343774B2 true JPS6343774B2 (es) | 1988-09-01 |
Family
ID=15531603
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP57152034A Granted JPS5942686A (ja) | 1982-08-31 | 1982-08-31 | 情報処理装置 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS5942686A (es) |
Families Citing this family (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6266348A (ja) * | 1985-09-18 | 1987-03-25 | Nec Corp | キヤツシユメモリ制御装置におけるストアチエツク方式 |
JPS63173146A (ja) * | 1987-01-13 | 1988-07-16 | Yokogawa Electric Corp | キヤツシユメモリ制御システム |
US4804581A (en) * | 1987-05-14 | 1989-02-14 | Ppg Industries, Inc. | Chip resistant coatings |
JPH03288245A (ja) * | 1990-04-03 | 1991-12-18 | Mitsubishi Electric Corp | データ処理装置 |
JP2636088B2 (ja) * | 1991-03-15 | 1997-07-30 | 甲府日本電気株式会社 | 情報処理装置 |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5324260A (en) * | 1976-08-19 | 1978-03-06 | Matsushita Electric Works Ltd | Open circuit delayed non-contact relay |
-
1982
- 1982-08-31 JP JP57152034A patent/JPS5942686A/ja active Granted
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5324260A (en) * | 1976-08-19 | 1978-03-06 | Matsushita Electric Works Ltd | Open circuit delayed non-contact relay |
Also Published As
Publication number | Publication date |
---|---|
JPS5942686A (ja) | 1984-03-09 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP2553274B2 (ja) | 高速データ・アクセス・システム | |
US5802582A (en) | Explicit coherence using split-phase controls | |
CA1124888A (en) | Integrated multilevel storage hierarchy for a data processing system with improved channel to memory write capability | |
JPS5830319Y2 (ja) | コンピユ−タシステム | |
US5123101A (en) | Multiple address space mapping technique for shared memory wherein a processor operates a fault handling routine upon a translator miss | |
US7613884B2 (en) | Multiprocessor system and method ensuring coherency between a main memory and a cache memory | |
JPS5845611A (ja) | 周辺メモリ・システム | |
US5530833A (en) | Apparatus and method for updating LRU pointer in a controller for two-way set associative cache | |
US5034885A (en) | Cache memory device with fast data-write capacity | |
JPH0616272B2 (ja) | メモリアクセス制御方式 | |
CA1229423A (en) | Look-aside buffer lru marker controller | |
JPS6343774B2 (es) | ||
JPH04336641A (ja) | 処理システムにおける使用のためのデータキャッシュおよび方法 | |
JPS6131495B2 (es) | ||
JPH08137753A (ja) | ディスクキャッシュ装置 | |
JPS62226348A (ja) | 主記憶装置兼主記憶制御装置 | |
JPS5818710B2 (ja) | 記憶システム | |
JPH01226056A (ja) | アドレス変換回路 | |
JPH06175922A (ja) | キャッシュ管理装置 | |
JPH0511331B2 (es) | ||
JP2000339218A (ja) | キャッシュメモリの障害処理装置、キャッシュメモリの障害処理方法、マルチプロセッサシステム | |
JPS6310461B2 (es) | ||
JPH0511333B2 (es) | ||
JPH0877067A (ja) | キャッシュメモリ制御装置 | |
JPH04359336A (ja) | キャッシュメモリのデータ置換回路 |