JPS6327731B2 - - Google Patents
Info
- Publication number
- JPS6327731B2 JPS6327731B2 JP56136483A JP13648381A JPS6327731B2 JP S6327731 B2 JPS6327731 B2 JP S6327731B2 JP 56136483 A JP56136483 A JP 56136483A JP 13648381 A JP13648381 A JP 13648381A JP S6327731 B2 JPS6327731 B2 JP S6327731B2
- Authority
- JP
- Japan
- Prior art keywords
- buffer memory
- pointer
- read
- information
- write
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Landscapes
- Memory System Of A Hierarchy Structure (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP56136483A JPS5837740A (ja) | 1981-08-31 | 1981-08-31 | バツフアメモリ制御方式 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP56136483A JPS5837740A (ja) | 1981-08-31 | 1981-08-31 | バツフアメモリ制御方式 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS5837740A JPS5837740A (ja) | 1983-03-05 |
| JPS6327731B2 true JPS6327731B2 (forum.php) | 1988-06-06 |
Family
ID=15176192
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP56136483A Granted JPS5837740A (ja) | 1981-08-31 | 1981-08-31 | バツフアメモリ制御方式 |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS5837740A (forum.php) |
Families Citing this family (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS60156159A (ja) * | 1984-01-25 | 1985-08-16 | Hitachi Ltd | 磁気バブルメモリ装置 |
| JPH01315822A (ja) * | 1988-06-15 | 1989-12-20 | Nec Corp | ランダムアクセスfifoメモリ |
Family Cites Families (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS5166742A (ja) * | 1974-12-06 | 1976-06-09 | Hitachi Ltd | Deetabatsufuaseigyosochi |
| JPS5585158A (en) * | 1978-12-21 | 1980-06-26 | Nec Corp | Constitution for buffer memory of data exchanger |
-
1981
- 1981-08-31 JP JP56136483A patent/JPS5837740A/ja active Granted
Also Published As
| Publication number | Publication date |
|---|---|
| JPS5837740A (ja) | 1983-03-05 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US5587953A (en) | First-in-first-out buffer memory | |
| US4298932A (en) | Serial storage subsystem for a data processor | |
| WO1999022302B1 (en) | Buffering data that flows between buses operating at different frequencies | |
| US9436432B2 (en) | First-in first-out (FIFO) memory with multi-port functionality | |
| US6295534B1 (en) | Apparatus for maintaining an ordered list | |
| US7114054B2 (en) | Systems and methods for increasing transaction entries in a hardware queue | |
| EP0367995A2 (en) | Vector data transfer controller | |
| EP0057096B1 (en) | Information processing unit | |
| JPS6327731B2 (forum.php) | ||
| US6486704B1 (en) | Programmable burst FIFO | |
| US9430379B1 (en) | Dynamic random access memory controller | |
| US20040098520A1 (en) | Circuit for merging and aligning prepend data and payload data | |
| JPH07182849A (ja) | Fifoメモリ | |
| JPS616746A (ja) | 部分書込み制御方式 | |
| JPS58203696A (ja) | メモリ回路 | |
| JP2002050172A (ja) | Fifo制御回路 | |
| JPS6054056A (ja) | ビットデ−タ書込メモリインタ−フェ−ス回路 | |
| JPS62110697A (ja) | アドレス制御方式 | |
| JPH0336843A (ja) | パケット交換機 | |
| JPH04255064A (ja) | 並列処理装置 | |
| JPH0326413B2 (forum.php) | ||
| JPS5854478A (ja) | 主記憶制御方法 | |
| JPS6019810B2 (ja) | バッファメモリ制御方式 | |
| JPH0435336A (ja) | セルスイッチ | |
| JPH0368045A (ja) | 主記憶制御方式 |