JPS6242396B2 - - Google Patents
Info
- Publication number
- JPS6242396B2 JPS6242396B2 JP56075186A JP7518681A JPS6242396B2 JP S6242396 B2 JPS6242396 B2 JP S6242396B2 JP 56075186 A JP56075186 A JP 56075186A JP 7518681 A JP7518681 A JP 7518681A JP S6242396 B2 JPS6242396 B2 JP S6242396B2
- Authority
- JP
- Japan
- Prior art keywords
- region
- impurity region
- type
- conductivity type
- insulating film
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/033—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/22—Diffusion of impurity materials, e.g. doping materials, electrode materials, into or out of a semiconductor body, or between semiconductor regions; Interactions between two or more impurities; Redistribution of impurities
- H01L21/225—Diffusion of impurity materials, e.g. doping materials, electrode materials, into or out of a semiconductor body, or between semiconductor regions; Interactions between two or more impurities; Redistribution of impurities using diffusion into or out of a solid from or into a solid phase, e.g. a doped oxide layer
- H01L21/2251—Diffusion into or out of group IV semiconductors
- H01L21/2254—Diffusion into or out of group IV semiconductors from or through or into an applied layer, e.g. photoresist, nitrides
- H01L21/2257—Diffusion into or out of group IV semiconductors from or through or into an applied layer, e.g. photoresist, nitrides the applied layer being silicon or silicide or SIPOS, e.g. polysilicon, porous silicon
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/74—Making of localized buried regions, e.g. buried collector layers, internal connections substrate contacts
- H01L21/743—Making of internal connections, substrate contacts
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/76202—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using a local oxidation of silicon, e.g. LOCOS, SWAMI, SILO
- H01L21/76205—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using a local oxidation of silicon, e.g. LOCOS, SWAMI, SILO in a region being recessed from the surface, e.g. in a recess, groove, tub or trench region
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Inorganic Chemistry (AREA)
- Bipolar Transistors (AREA)
- Bipolar Integrated Circuits (AREA)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP56075186A JPS57190349A (en) | 1981-05-19 | 1981-05-19 | Manufacture of bipolar semiconductor device |
US06/378,480 US4433470A (en) | 1981-05-19 | 1982-05-14 | Method for manufacturing semiconductor device utilizing selective etching and diffusion |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP56075186A JPS57190349A (en) | 1981-05-19 | 1981-05-19 | Manufacture of bipolar semiconductor device |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS57190349A JPS57190349A (en) | 1982-11-22 |
JPS6242396B2 true JPS6242396B2 (en, 2012) | 1987-09-08 |
Family
ID=13568911
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP56075186A Granted JPS57190349A (en) | 1981-05-19 | 1981-05-19 | Manufacture of bipolar semiconductor device |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS57190349A (en, 2012) |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0727913B2 (ja) * | 1988-07-28 | 1995-03-29 | 株式会社東芝 | 半導体装置 |
-
1981
- 1981-05-19 JP JP56075186A patent/JPS57190349A/ja active Granted
Also Published As
Publication number | Publication date |
---|---|
JPS57190349A (en) | 1982-11-22 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4433470A (en) | Method for manufacturing semiconductor device utilizing selective etching and diffusion | |
EP0036082A1 (en) | A self-aligned process for providing an improved high performance bipolar transistor | |
JP3132101B2 (ja) | 半導体装置の製造方法 | |
JPH04278545A (ja) | 半導体装置および半導体装置の製造方法 | |
JPS6252963A (ja) | バイポ−ラトランジスタの製造方法 | |
JPH0241170B2 (en, 2012) | ||
JPS6242396B2 (en, 2012) | ||
JP2817210B2 (ja) | 半導体装置の製造方法 | |
JPS6242397B2 (en, 2012) | ||
JP2663632B2 (ja) | 半導体装置及びその製造方法 | |
JP2532384B2 (ja) | バイポ−ラ・トランジスタとその製法 | |
JPS6242395B2 (en, 2012) | ||
JPS61214569A (ja) | 半導体装置 | |
JPS5984469A (ja) | 半導体装置の製造方法 | |
JPS6232628B2 (en, 2012) | ||
JPS629226B2 (en, 2012) | ||
JPS627704B2 (en, 2012) | ||
JPH04322432A (ja) | 半導体装置及びその製造方法 | |
JP2888652B2 (ja) | 半導体集積回路装置及びその製造方法 | |
JP3292369B2 (ja) | 半導体装置の製造方法 | |
JP2522383B2 (ja) | 半導体集積回路装置およびその製造方法 | |
JP3131986B2 (ja) | バイポーラトランジスタ | |
JPH0136709B2 (en, 2012) | ||
JPH05109745A (ja) | 半導体装置 | |
JP2002208597A (ja) | バイポーラトランジスタ及びバイポーラトランジスタの製造方法 |