JPS622348B2 - - Google Patents
Info
- Publication number
- JPS622348B2 JPS622348B2 JP10145282A JP10145282A JPS622348B2 JP S622348 B2 JPS622348 B2 JP S622348B2 JP 10145282 A JP10145282 A JP 10145282A JP 10145282 A JP10145282 A JP 10145282A JP S622348 B2 JPS622348 B2 JP S622348B2
- Authority
- JP
- Japan
- Prior art keywords
- bus
- master device
- signal
- clock
- circuit
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/42—Bus transfer protocol, e.g. handshake; Synchronisation
- G06F13/4204—Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus
- G06F13/4208—Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus being a system bus, e.g. VME bus, Futurebus, Multibus
- G06F13/4217—Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus being a system bus, e.g. VME bus, Futurebus, Multibus with synchronous protocol
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Information Transfer Systems (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP10145282A JPS58219627A (ja) | 1982-06-15 | 1982-06-15 | バスシステム |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP10145282A JPS58219627A (ja) | 1982-06-15 | 1982-06-15 | バスシステム |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS58219627A JPS58219627A (ja) | 1983-12-21 |
| JPS622348B2 true JPS622348B2 (cs) | 1987-01-19 |
Family
ID=14301082
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP10145282A Granted JPS58219627A (ja) | 1982-06-15 | 1982-06-15 | バスシステム |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS58219627A (cs) |
Families Citing this family (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| DE3782500T2 (de) * | 1987-12-23 | 1993-05-06 | Ibm | Gemeinsam genutzte speicherschnittstelle fuer datenverarbeitungsanlage. |
| JPH0934830A (ja) * | 1995-07-21 | 1997-02-07 | Nec Shizuoka Ltd | バスマスタ回路 |
| JP3293733B2 (ja) * | 1996-01-29 | 2002-06-17 | 甲府日本電気株式会社 | 共通バス制御装置 |
| US6658580B1 (en) * | 2000-05-20 | 2003-12-02 | Equipe Communications Corporation | Redundant, synchronous central timing systems with constant master voltage controls and variable slave voltage controls |
-
1982
- 1982-06-15 JP JP10145282A patent/JPS58219627A/ja active Granted
Also Published As
| Publication number | Publication date |
|---|---|
| JPS58219627A (ja) | 1983-12-21 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| EP0135879B1 (en) | Interface circuit and method for connecting a memory controller with a synchronous or an asynchronous bus system | |
| JP3565600B2 (ja) | データ通信装置およびデータ通信方法 | |
| GB2143060A (en) | Data processing system | |
| JPH0619756B2 (ja) | 非同期装置間で通信を行なうための効率的なプロトコル | |
| JPS63303454A (ja) | バス拡張制御方式 | |
| JPH0578849B2 (cs) | ||
| JPH0610800B2 (ja) | 非同期信号の同期方法 | |
| JPS622348B2 (cs) | ||
| EP1489521B1 (en) | Access of two synchronous busses with asynchronous clocks to a synchronous single port ram | |
| JPS61177564A (ja) | 共有記憶装置 | |
| JPS62226260A (ja) | 非同期式デ−タバスインタ−フエ−ス | |
| JPH02140852A (ja) | Dma転送制御装置 | |
| JPH06282525A (ja) | 同期型バス装置 | |
| JPH0756645B2 (ja) | データ処理装置 | |
| JPH08180027A (ja) | 調停回路 | |
| JPH0319001Y2 (cs) | ||
| JPS581811B2 (ja) | ダイレクト・メモリ・アクセス制御方式 | |
| JPS63147253A (ja) | 装置間データ転送方式 | |
| JPS6341973A (ja) | マルチプロセツサシステム | |
| JPH06103766A (ja) | Dramリフレッシュアービタ回路 | |
| JPH03144739A (ja) | 二重化記憶装置へのデータ転写制御方式 | |
| JPS62211763A (ja) | 同期出力回路 | |
| JPS61224739A (ja) | パルススタッフ同期装置 | |
| JPH0551931B2 (cs) | ||
| JPH0521253B2 (cs) |