JPS6155796B2 - - Google Patents

Info

Publication number
JPS6155796B2
JPS6155796B2 JP12918679A JP12918679A JPS6155796B2 JP S6155796 B2 JPS6155796 B2 JP S6155796B2 JP 12918679 A JP12918679 A JP 12918679A JP 12918679 A JP12918679 A JP 12918679A JP S6155796 B2 JPS6155796 B2 JP S6155796B2
Authority
JP
Japan
Prior art keywords
paste
insulating
photoresist
multilayer circuit
manufacturing
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
JP12918679A
Other languages
English (en)
Japanese (ja)
Other versions
JPS5651899A (en
Inventor
Akihiro Dotani
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NEC Corp
Original Assignee
Nippon Electric Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Nippon Electric Co Ltd filed Critical Nippon Electric Co Ltd
Priority to JP12918679A priority Critical patent/JPS5651899A/ja
Publication of JPS5651899A publication Critical patent/JPS5651899A/ja
Publication of JPS6155796B2 publication Critical patent/JPS6155796B2/ja
Granted legal-status Critical Current

Links

Landscapes

  • Production Of Multi-Layered Print Wiring Board (AREA)
JP12918679A 1979-10-05 1979-10-05 Method of manufacturing high density multilayer circuit board Granted JPS5651899A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP12918679A JPS5651899A (en) 1979-10-05 1979-10-05 Method of manufacturing high density multilayer circuit board

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP12918679A JPS5651899A (en) 1979-10-05 1979-10-05 Method of manufacturing high density multilayer circuit board

Publications (2)

Publication Number Publication Date
JPS5651899A JPS5651899A (en) 1981-05-09
JPS6155796B2 true JPS6155796B2 (enrdf_load_stackoverflow) 1986-11-29

Family

ID=15003260

Family Applications (1)

Application Number Title Priority Date Filing Date
JP12918679A Granted JPS5651899A (en) 1979-10-05 1979-10-05 Method of manufacturing high density multilayer circuit board

Country Status (1)

Country Link
JP (1) JPS5651899A (enrdf_load_stackoverflow)

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS59171195A (ja) * 1983-03-18 1984-09-27 日本碍子株式会社 セラミツク多層配線基板の製造法
JPS60167497A (ja) * 1984-02-10 1985-08-30 松下電器産業株式会社 多層回路基板の製造方法
JP4732950B2 (ja) * 2006-05-17 2011-07-27 川崎重工業株式会社 シールド掘進機の破砕装置

Also Published As

Publication number Publication date
JPS5651899A (en) 1981-05-09

Similar Documents

Publication Publication Date Title
US4336320A (en) Process for dielectric stenciled microcircuits
WO1998027795A1 (fr) Carte de circuit possedant un composant electrique et son procede de fabrication
JP3019503B2 (ja) プリント配線板の製造方法
JPS6155796B2 (enrdf_load_stackoverflow)
JPH05267802A (ja) 表面実装用プリント配線板
US5234745A (en) Method of forming an insulating layer on a printed circuit board
JP3816223B2 (ja) 電気部品を備えた回路基板及びその製造方法
JP2910261B2 (ja) プリント配線板とその製造方法
JP2723744B2 (ja) 印刷配線板の製造方法
JP2912114B2 (ja) 印刷配線板の製造方法
JP2003324027A (ja) 積層型電子部品の製造方法
JP2583365B2 (ja) 印刷配線板の製造方法
JPS60211898A (ja) 多層配線基板の製造方法
JPS63150993A (ja) プリント配線板の製造方法
JPH0983096A (ja) 回路基板及びその製造方法
JPS63107086A (ja) 両面印刷配線板の製造方法
JPS6126287A (ja) 配線基板の製造方法
JPH02268497A (ja) 厚膜基板の製造方法
JP2644847B2 (ja) 多層配線基板及びその製造方法
JPS5986292A (ja) セラミツク多層配線基板の製造方法
JPS5821839B2 (ja) プリント板
JPS6337518B2 (enrdf_load_stackoverflow)
JPS5819158B2 (ja) 高密度多層配線基板の製造方法
JPH08213737A (ja) 導体形成方法
JPS60227495A (ja) セラミツク多層配線基板の製造方法