JPS6020254A - デ−タ処理装置 - Google Patents
デ−タ処理装置Info
- Publication number
- JPS6020254A JPS6020254A JP58127569A JP12756983A JPS6020254A JP S6020254 A JPS6020254 A JP S6020254A JP 58127569 A JP58127569 A JP 58127569A JP 12756983 A JP12756983 A JP 12756983A JP S6020254 A JPS6020254 A JP S6020254A
- Authority
- JP
- Japan
- Prior art keywords
- cache memory
- data
- cache
- address
- memory
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/08—Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Techniques For Improving Reliability Of Storages (AREA)
- Debugging And Monitoring (AREA)
- Memory System Of A Hierarchy Structure (AREA)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP58127569A JPS6020254A (ja) | 1983-07-15 | 1983-07-15 | デ−タ処理装置 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP58127569A JPS6020254A (ja) | 1983-07-15 | 1983-07-15 | デ−タ処理装置 |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS6020254A true JPS6020254A (ja) | 1985-02-01 |
JPH0136133B2 JPH0136133B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) | 1989-07-28 |
Family
ID=14963284
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP58127569A Granted JPS6020254A (ja) | 1983-07-15 | 1983-07-15 | デ−タ処理装置 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS6020254A (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS61193245A (ja) * | 1985-02-21 | 1986-08-27 | Hitachi Ltd | 記憶制御方式 |
JPS61267149A (ja) * | 1985-05-21 | 1986-11-26 | Nec Corp | デ−タ処理装置 |
-
1983
- 1983-07-15 JP JP58127569A patent/JPS6020254A/ja active Granted
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS61193245A (ja) * | 1985-02-21 | 1986-08-27 | Hitachi Ltd | 記憶制御方式 |
JPS61267149A (ja) * | 1985-05-21 | 1986-11-26 | Nec Corp | デ−タ処理装置 |
Also Published As
Publication number | Publication date |
---|---|
JPH0136133B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) | 1989-07-28 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6408386B1 (en) | Method and apparatus for providing event handling functionality in a computer system | |
US4648034A (en) | Busy signal interface between master and slave processors in a computer system | |
US6219759B1 (en) | Cache memory system | |
US20090187695A1 (en) | Handling concurrent address translation cache misses and hits under those misses while maintaining command order | |
JPH08221324A (ja) | キャッシュメモリへのアクセス | |
EP0239359B1 (en) | Address translation circuit | |
CN100495363C (zh) | 用于缺失情况下的缓存命中冲突处理的方法和系统 | |
US6389527B1 (en) | Microprocessor allowing simultaneous instruction execution and DMA transfer | |
JPS6020254A (ja) | デ−タ処理装置 | |
JP2000020311A (ja) | 情報処理装置 | |
JPH11232171A (ja) | 情報処理システム | |
US4853889A (en) | Arrangement and method for speeding the operation of branch instructions | |
JPS5991551A (ja) | 分岐先アドレス予測を行なう命令先取り装置 | |
JPH0516061B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) | ||
JPS6022258A (ja) | デ−タ処理装置 | |
JP3274859B2 (ja) | データ処理装置 | |
JPH0326862B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) | ||
JP3039391B2 (ja) | メモリシステム | |
JPH05250258A (ja) | キャッシュ制御方式 | |
JPH0679296B2 (ja) | 多重仮想アドレス空間アクセス方法およびデータ処理装置 | |
JPH01177145A (ja) | 情報処理装置 | |
JPH0784884A (ja) | 仮想計算機システム | |
JPH07219838A (ja) | データ先読み制御装置 | |
JP2506591B2 (ja) | 補助処理装置 | |
JPH041373B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) |