JPS60111391A - 半導体出力回路 - Google Patents

半導体出力回路

Info

Publication number
JPS60111391A
JPS60111391A JP58219016A JP21901683A JPS60111391A JP S60111391 A JPS60111391 A JP S60111391A JP 58219016 A JP58219016 A JP 58219016A JP 21901683 A JP21901683 A JP 21901683A JP S60111391 A JPS60111391 A JP S60111391A
Authority
JP
Japan
Prior art keywords
control signal
circuit
level
node
output data
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP58219016A
Other languages
English (en)
Japanese (ja)
Other versions
JPH0312396B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html
Inventor
Shoji Ishimoto
石本 章二
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NEC Corp
Original Assignee
NEC Corp
Nippon Electric Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by NEC Corp, Nippon Electric Co Ltd filed Critical NEC Corp
Priority to JP58219016A priority Critical patent/JPS60111391A/ja
Priority to US06/673,454 priority patent/US4682048A/en
Publication of JPS60111391A publication Critical patent/JPS60111391A/ja
Publication of JPH0312396B2 publication Critical patent/JPH0312396B2/ja
Granted legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K5/00Manipulating of pulses not covered by one of the other main groups of this subclass
    • H03K5/13Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals
    • H03K5/133Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals using a chain of active delay devices
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K5/00Manipulating of pulses not covered by one of the other main groups of this subclass
    • H03K5/01Shaping pulses
    • H03K5/04Shaping pulses by increasing duration; by decreasing duration
    • H03K5/05Shaping pulses by increasing duration; by decreasing duration by the use of clock signals or other time reference signals
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K5/00Manipulating of pulses not covered by one of the other main groups of this subclass
    • H03K2005/00013Delay, i.e. output pulse is delayed after input pulse and pulse length of output pulse is dependent on pulse length of input pulse
    • H03K2005/0015Layout of the delay element
    • H03K2005/00195Layout of the delay element using FET's

Landscapes

  • Physics & Mathematics (AREA)
  • Nonlinear Science (AREA)
  • Logic Circuits (AREA)
  • Dram (AREA)
JP58219016A 1983-11-21 1983-11-21 半導体出力回路 Granted JPS60111391A (ja)

Priority Applications (2)

Application Number Priority Date Filing Date Title
JP58219016A JPS60111391A (ja) 1983-11-21 1983-11-21 半導体出力回路
US06/673,454 US4682048A (en) 1983-11-21 1984-11-21 Output circuit with improved timing control circuit

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP58219016A JPS60111391A (ja) 1983-11-21 1983-11-21 半導体出力回路

Publications (2)

Publication Number Publication Date
JPS60111391A true JPS60111391A (ja) 1985-06-17
JPH0312396B2 JPH0312396B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) 1991-02-20

Family

ID=16728930

Family Applications (1)

Application Number Title Priority Date Filing Date
JP58219016A Granted JPS60111391A (ja) 1983-11-21 1983-11-21 半導体出力回路

Country Status (2)

Country Link
US (1) US4682048A (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
JP (1) JPS60111391A (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)

Families Citing this family (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4763303A (en) * 1986-02-24 1988-08-09 Motorola, Inc. Write-drive data controller
JPH0644393B2 (ja) * 1986-04-08 1994-06-08 日本電気株式会社 半導体メモリ
US4908796A (en) * 1988-05-24 1990-03-13 Dallas Semiconductor Corporation Registered outputs for a memory device
US5117314A (en) * 1989-06-27 1992-05-26 Western Digital Corporation Disk drive pulse detection method and circuit
US5066868A (en) * 1990-08-13 1991-11-19 Thomson Consumer Electronics, Inc. Apparatus for generating phase shifted clock signals
JPH04142649A (ja) * 1990-10-04 1992-05-15 Toshiba Corp メモリ装置
KR960002930B1 (ko) * 1992-11-23 1996-02-28 삼성전자주식회사 입출력신호가 동일 단자에서 구현되는 스위칭회로
US5636165A (en) * 1995-04-14 1997-06-03 Martin Marietta Corporation Apparatus for and method of facilitating proper data transfer between two or more digital memory elements
CN1111754C (zh) * 1997-03-26 2003-06-18 精工爱普生株式会社 液晶装置、电光装置及使用了这种装置的投影型显示装置

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS6066393A (ja) * 1983-09-21 1985-04-16 Fujitsu Ltd メモリ駆動回路

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4061933A (en) * 1975-12-29 1977-12-06 Mostek Corporation Clock generator and delay stage
JPS55132595A (en) * 1979-04-04 1980-10-15 Nec Corp Semiconductor circuit
JPS5625290A (en) * 1979-08-07 1981-03-11 Nec Corp Semiconductor circuit
JPS57106228A (en) * 1980-12-24 1982-07-02 Fujitsu Ltd Semiconductor circuit

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS6066393A (ja) * 1983-09-21 1985-04-16 Fujitsu Ltd メモリ駆動回路

Also Published As

Publication number Publication date
US4682048A (en) 1987-07-21
JPH0312396B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) 1991-02-20

Similar Documents

Publication Publication Date Title
KR940000613B1 (ko) 반도체메모리회로장치
KR100270000B1 (ko) 승압펄스 발생회로
US4185321A (en) Semiconductor memory with pulse controlled column load circuit
JPH02273396A (ja) タイミング回路
JPS5942690A (ja) 半導体記憶装置
US7016245B2 (en) Tracking circuit enabling quick/accurate retrieval of data stored in a memory array
US4396845A (en) Address buffer circuit
EP0096421B1 (en) Static memory device with signal transition detector
US4077031A (en) High speed address buffer for semiconductor memory
JPH04259983A (ja) 半導体記憶装置
JPS60111391A (ja) 半導体出力回路
JP3188608B2 (ja) Dram内のアクセストランジスタを介してチャージ転送を検知するセンス回路
US4467456A (en) Memory circuit
EP0458213B1 (en) Control circuit for controlling an operation mode in a pseudo-static RAM
CN110164495B (zh) 减小深度休眠模式下lpdram的静态功耗电路
US6141266A (en) Method and apparatus for generating a signal with a voltage insensitive or controlled delay
KR960013401B1 (ko) 스태틱 랜덤 억세스 메모리
US6201743B1 (en) Semiconductor device having delay circuit for receiving read instruction signal
KR19990015873A (ko) 반도체 메모리장치의 어레이 전원 전압 발생회로 및 센스증폭기 구동방법
IE53368B1 (en) Mos dynamic memory device
US8861303B2 (en) Circuit and method for address transition detection
US8675427B2 (en) Implementing RC and coupling delay correction for SRAM
US6188616B1 (en) Semiconductor memory device having a compensating write pulse width in response to power supply voltage
US5438551A (en) Semiconductor integrated circuit device
US5561634A (en) Input buffer of semiconductor memory device