JPS588946U - 半導体装置 - Google Patents
半導体装置Info
- Publication number
- JPS588946U JPS588946U JP1981104157U JP10415781U JPS588946U JP S588946 U JPS588946 U JP S588946U JP 1981104157 U JP1981104157 U JP 1981104157U JP 10415781 U JP10415781 U JP 10415781U JP S588946 U JPS588946 U JP S588946U
- Authority
- JP
- Japan
- Prior art keywords
- semiconductor element
- fixed
- semiconductor equipment
- recess
- conductive paste
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L24/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/3205—Shape
- H01L2224/32057—Shape in side view
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32245—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48245—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
- H01L2224/48247—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/8338—Bonding interfaces outside the semiconductor or solid-state body
- H01L2224/83385—Shape, e.g. interlocking features
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/73—Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Die Bonding (AREA)
Abstract
(57)【要約】本公報は電子出願前の出願データであるた
め要約のデータは記録されません。
め要約のデータは記録されません。
Description
第1図は従来例の側断面図、第2図は半導体素子の基体
へのマウント状態を示す側断面図、第3図は本案の一実
施例を示す側断面図、第4図は基体の凹部に供給された
導電性ペーストの平担化方法を説明するための側断面図
である。 図中、1は基体、2は凹部、3は導電性ペースト、4は
半導体素子、5はリード、7は樹脂材である。
へのマウント状態を示す側断面図、第3図は本案の一実
施例を示す側断面図、第4図は基体の凹部に供給された
導電性ペーストの平担化方法を説明するための側断面図
である。 図中、1は基体、2は凹部、3は導電性ペースト、4は
半導体素子、5はリード、7は樹脂材である。
Claims (1)
- 基体に半導体素子を導電性ペーストにて固定すると共に
、半導体素子の電極を、一端が半導体素子の近傍に位置
するように配設されたIJ−ドに電気的に接続し、かつ
半導体素子を含む主要部分を樹脂材にて被覆したものに
おいて、上記基体の、半導体素子の固定部分に凹部を形
成すると共に、この凹部に導電性ペーストを、少くとも
半導体素子の固定部分が基体に対してほぼ面一となるよ
うに充実させたことを特徴とする半導体装置。
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP1981104157U JPS588946U (ja) | 1981-07-13 | 1981-07-13 | 半導体装置 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP1981104157U JPS588946U (ja) | 1981-07-13 | 1981-07-13 | 半導体装置 |
Publications (1)
Publication Number | Publication Date |
---|---|
JPS588946U true JPS588946U (ja) | 1983-01-20 |
Family
ID=29898771
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP1981104157U Pending JPS588946U (ja) | 1981-07-13 | 1981-07-13 | 半導体装置 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS588946U (ja) |
-
1981
- 1981-07-13 JP JP1981104157U patent/JPS588946U/ja active Pending
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JPS5827934U (ja) | 半導体装置 | |
JPS596839U (ja) | 半導体装置 | |
JPS588946U (ja) | 半導体装置 | |
JPS5858342U (ja) | 混成集積回路 | |
JPS5933254U (ja) | 半導体装置 | |
JPS6117751U (ja) | テ−プキヤリア半導体装置 | |
JPS6090841U (ja) | 半導体装置 | |
JPS6130250U (ja) | 半導体装置 | |
JPS5863703U (ja) | チツプ抵抗器 | |
JPS5991747U (ja) | 半導体装置 | |
JPS5954956U (ja) | 半導体パツケ−ジ | |
JPS6127248U (ja) | リ−ドフレ−ム | |
JPS58155835U (ja) | 半導体装置 | |
JPS60130650U (ja) | Icソケツト | |
JPS58170835U (ja) | 半導体装置 | |
JPS59191742U (ja) | 半導体装置 | |
JPS5896276U (ja) | 集積回路用測定治具 | |
JPS58148931U (ja) | 半導体装置 | |
JPS5939930U (ja) | 半導体装置の組立て基板 | |
JPS593556U (ja) | 半導体装置 | |
JPS58160431U (ja) | スイツチの電極パタ−ン | |
JPS61136550U (ja) | ||
JPS58155838U (ja) | 半導体装置 | |
JPS5899841U (ja) | 半導体装置 | |
JPS5954961U (ja) | 半導体装置 |