JPS58146088A - メモリ回路 - Google Patents

メモリ回路

Info

Publication number
JPS58146088A
JPS58146088A JP57027105A JP2710582A JPS58146088A JP S58146088 A JPS58146088 A JP S58146088A JP 57027105 A JP57027105 A JP 57027105A JP 2710582 A JP2710582 A JP 2710582A JP S58146088 A JPS58146088 A JP S58146088A
Authority
JP
Japan
Prior art keywords
digit line
potential
data bus
memory circuit
line
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP57027105A
Other languages
English (en)
Japanese (ja)
Other versions
JPS6224875B2 (enrdf_load_stackoverflow
Inventor
Shigetaka Sueyoshi
重孝 末吉
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NEC Corp
Original Assignee
NEC Corp
Nippon Electric Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by NEC Corp, Nippon Electric Co Ltd filed Critical NEC Corp
Priority to JP57027105A priority Critical patent/JPS58146088A/ja
Publication of JPS58146088A publication Critical patent/JPS58146088A/ja
Publication of JPS6224875B2 publication Critical patent/JPS6224875B2/ja
Granted legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/22Read-write [R-W] timing or clocking circuits; Read-write [R-W] control signal generators or management 

Landscapes

  • Static Random-Access Memory (AREA)
JP57027105A 1982-02-22 1982-02-22 メモリ回路 Granted JPS58146088A (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP57027105A JPS58146088A (ja) 1982-02-22 1982-02-22 メモリ回路

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP57027105A JPS58146088A (ja) 1982-02-22 1982-02-22 メモリ回路

Publications (2)

Publication Number Publication Date
JPS58146088A true JPS58146088A (ja) 1983-08-31
JPS6224875B2 JPS6224875B2 (enrdf_load_stackoverflow) 1987-05-30

Family

ID=12211799

Family Applications (1)

Application Number Title Priority Date Filing Date
JP57027105A Granted JPS58146088A (ja) 1982-02-22 1982-02-22 メモリ回路

Country Status (1)

Country Link
JP (1) JPS58146088A (enrdf_load_stackoverflow)

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS60103586A (ja) * 1983-11-11 1985-06-07 Nec Corp スタテイツク型半導体記憶装置
JPS61217985A (ja) * 1985-03-25 1986-09-27 Hitachi Chiyou Lsi Eng Kk スタテイツク型ram
JPS62109288A (ja) * 1985-11-07 1987-05-20 Nec Corp 論理回路
JPS62170091A (ja) * 1986-01-21 1987-07-27 Nec Corp 半導体記憶装置
US4825416A (en) * 1986-05-07 1989-04-25 Advanced Micro Devices, Inc. Integrated electronic memory circuit with internal timing and operable in both latch-based and register-based systems
JPH01211394A (ja) * 1988-02-19 1989-08-24 Sony Corp メモリ装置
US4985865A (en) * 1988-12-21 1991-01-15 Texas Instruments Incorporated Asymmetrical delay for controlling word line selection

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH01120884U (enrdf_load_stackoverflow) * 1988-02-09 1989-08-16

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5619587A (en) * 1979-07-27 1981-02-24 Nec Corp Memory circuit

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5619587A (en) * 1979-07-27 1981-02-24 Nec Corp Memory circuit

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS60103586A (ja) * 1983-11-11 1985-06-07 Nec Corp スタテイツク型半導体記憶装置
JPS61217985A (ja) * 1985-03-25 1986-09-27 Hitachi Chiyou Lsi Eng Kk スタテイツク型ram
JPS62109288A (ja) * 1985-11-07 1987-05-20 Nec Corp 論理回路
JPS62170091A (ja) * 1986-01-21 1987-07-27 Nec Corp 半導体記憶装置
US4825416A (en) * 1986-05-07 1989-04-25 Advanced Micro Devices, Inc. Integrated electronic memory circuit with internal timing and operable in both latch-based and register-based systems
JPH01211394A (ja) * 1988-02-19 1989-08-24 Sony Corp メモリ装置
US4985865A (en) * 1988-12-21 1991-01-15 Texas Instruments Incorporated Asymmetrical delay for controlling word line selection

Also Published As

Publication number Publication date
JPS6224875B2 (enrdf_load_stackoverflow) 1987-05-30

Similar Documents

Publication Publication Date Title
US5239502A (en) Bit storage cell
KR0164199B1 (ko) 반도체 기억장치
US5243573A (en) Sense amplifier for nonvolatile semiconductor storage devices
JPH0253879B2 (enrdf_load_stackoverflow)
JP3217114B2 (ja) 半導体記憶装置
JPH0612632B2 (ja) メモリ回路
JPH0241109B2 (enrdf_load_stackoverflow)
JPS6044751B2 (ja) 動的半導体メモリ
US4807190A (en) Semiconductor integrated circuit device
US4338679A (en) Row driver circuit for semiconductor memory
US4480321A (en) Semiconductor memory device
US6339560B1 (en) Semiconductor memory based on address transitions
JPS58146088A (ja) メモリ回路
IE42579B1 (en) Memory circuit
JPH0636556A (ja) ダイナミックram
JPS58128086A (ja) 半導体記憶装置のデコ−ダ回路
JPS6128198B2 (enrdf_load_stackoverflow)
JPH0223959B2 (enrdf_load_stackoverflow)
JP3313641B2 (ja) 半導体記憶装置
EP0714100B1 (en) Synchronous memory device
JP2580086B2 (ja) スタテイック型半導体記憶装置
JPH11328966A (ja) 半導体記憶装置及びデータ処理装置
US5337287A (en) Dual port semiconductor memory device
JPH02244479A (ja) 半導体メモリ装置
JPS6310517B2 (enrdf_load_stackoverflow)