JPH08504541A - 電気的相互接続構造 - Google Patents

電気的相互接続構造

Info

Publication number
JPH08504541A
JPH08504541A JP6514230A JP51423094A JPH08504541A JP H08504541 A JPH08504541 A JP H08504541A JP 6514230 A JP6514230 A JP 6514230A JP 51423094 A JP51423094 A JP 51423094A JP H08504541 A JPH08504541 A JP H08504541A
Authority
JP
Japan
Prior art keywords
layer
film
substructure
substrate
signal layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP6514230A
Other languages
English (en)
Japanese (ja)
Inventor
ドロシー,ロバート・グレン
フエイス,デイーン・ウイレツト
ローバツチヤー,ダニエル・ブルース
Original Assignee
イー・アイ・デユポン・ドウ・ヌムール・アンド・カンパニー
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by イー・アイ・デユポン・ドウ・ヌムール・アンド・カンパニー filed Critical イー・アイ・デユポン・ドウ・ヌムール・アンド・カンパニー
Publication of JPH08504541A publication Critical patent/JPH08504541A/ja
Pending legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N60/00Superconducting devices
    • H10N60/01Manufacture or treatment
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5385Assembly of a plurality of insulating substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49866Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers characterised by the materials
    • H01L23/49888Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers characterised by the materials the conductive materials containing superconducting material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • Superconductor Devices And Manufacturing Methods Thereof (AREA)
  • Containers, Films, And Cooling For Superconductive Devices (AREA)
  • Production Of Multi-Layered Print Wiring Board (AREA)
  • Crystals, And After-Treatments Of Crystals (AREA)
JP6514230A 1992-12-15 1993-12-07 電気的相互接続構造 Pending JPH08504541A (ja)

Applications Claiming Priority (5)

Application Number Priority Date Filing Date Title
US99227592A 1992-12-15 1992-12-15
US07/992,275 1992-12-15
US8046393A 1993-06-21 1993-06-21
US08/080,463 1993-06-21
PCT/US1993/011632 WO1994014201A1 (en) 1992-12-15 1993-12-07 Electrical interconnect structures

Publications (1)

Publication Number Publication Date
JPH08504541A true JPH08504541A (ja) 1996-05-14

Family

ID=26763551

Family Applications (1)

Application Number Title Priority Date Filing Date
JP6514230A Pending JPH08504541A (ja) 1992-12-15 1993-12-07 電気的相互接続構造

Country Status (8)

Country Link
US (1) US5567330A (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
EP (1) EP0674808B1 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
JP (1) JPH08504541A (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
KR (1) KR950704819A (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
CA (1) CA2150913A1 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
DE (1) DE69309306T2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
TW (1) TW245839B (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
WO (1) WO1994014201A1 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR20190045362A (ko) * 2016-09-13 2019-05-02 구글 엘엘씨 적층된 양자 디바이스들에서의 손실 감소

Families Citing this family (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5759625A (en) * 1994-06-03 1998-06-02 E. I. Du Pont De Nemours And Company Fluoropolymer protectant layer for high temperature superconductor film and photo-definition thereof
JP2871516B2 (ja) * 1995-03-22 1999-03-17 株式会社移動体通信先端技術研究所 酸化物超伝導薄膜装置
US5662816A (en) * 1995-12-04 1997-09-02 Lucent Technologies Inc. Signal isolating microwave splitters/combiners
US5932799A (en) * 1997-07-21 1999-08-03 Ysi Incorporated Microfluidic analyzer module
US6293012B1 (en) 1997-07-21 2001-09-25 Ysi Incorporated Method of making a fluid flow module
US6073482A (en) * 1997-07-21 2000-06-13 Ysi Incorporated Fluid flow module
SE9904263L (sv) 1999-11-23 2001-05-24 Ericsson Telefon Ab L M Supraledande substratstruktur och ett förfarande för att producera en sådan struktur
US20050062131A1 (en) * 2003-09-24 2005-03-24 Murduck James Matthew A1/A1Ox/A1 resistor process for integrated circuits
DE112015001146T5 (de) * 2014-03-07 2016-11-17 Sumitomo Electric Industries, Ltd. Supraleitender Oxid-Dünnfilmdraht und Verfahren zu seiner Herstellung
JP7003719B2 (ja) * 2018-02-16 2022-02-04 日本電信電話株式会社 磁性材料および磁性素子

Family Cites Families (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS59144190A (ja) * 1983-02-08 1984-08-18 Agency Of Ind Science & Technol 超伝導回路用実装基板
US4474828A (en) * 1983-03-30 1984-10-02 Sperry Corporation Method of controlling the supercurrent of a Josephson junction device
KR900001273B1 (ko) * 1983-12-23 1990-03-05 후지쑤 가부시끼가이샤 반도체 집적회로 장치
JPS61239649A (ja) * 1985-04-13 1986-10-24 Fujitsu Ltd 高速集積回路パツケ−ジ
CA1329952C (en) * 1987-04-27 1994-05-31 Yoshihiko Imanaka Multi-layer superconducting circuit substrate and process for manufacturing same
EP0301962B1 (en) * 1987-07-27 1994-04-20 Sumitomo Electric Industries Limited A superconducting thin film and a method for preparing the same
US4980339A (en) * 1987-07-29 1990-12-25 Matsushita Electric Industrial Co., Ltd. Superconductor structure
US4837609A (en) * 1987-09-09 1989-06-06 American Telephone And Telegraph Company, At&T Bell Laboratories Semiconductor devices having superconducting interconnects
JPH01157007A (ja) * 1987-12-11 1989-06-20 Sony Corp 超電導線材
JPH01158757A (ja) * 1987-12-16 1989-06-21 Hitachi Ltd 回路実装構造
JP2598973B2 (ja) * 1988-07-27 1997-04-09 三洋電機株式会社 積層型超電導素子
EP0358879A3 (en) * 1988-09-13 1991-02-27 Hewlett-Packard Company Method of making high density interconnects
US5087605A (en) * 1989-06-01 1992-02-11 Bell Communications Research, Inc. Layered lattice-matched superconducting device and method of making
JPH0710005B2 (ja) * 1989-08-31 1995-02-01 アメリカン テレフォン アンド テレグラフ カムパニー 超伝導体相互接続装置
US5159347A (en) * 1989-11-14 1992-10-27 E-Systems, Inc. Micromagnetic circuit
EP0586558A4 (en) * 1991-05-08 1994-07-13 Superconductor Tech Multichip interconnect module including superconductive materials
EP0538077B1 (en) * 1991-10-18 1996-05-22 Shinko Electric Industries Co. Ltd. Super conducting quantum interference device

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR20190045362A (ko) * 2016-09-13 2019-05-02 구글 엘엘씨 적층된 양자 디바이스들에서의 손실 감소
CN109891591A (zh) * 2016-09-13 2019-06-14 谷歌有限责任公司 减少堆叠量子器件中的损耗
JP2019532505A (ja) * 2016-09-13 2019-11-07 グーグル エルエルシー 積層量子デバイス内の損失の低減
US10978425B2 (en) 2016-09-13 2021-04-13 Google Llc Reducing loss in stacked quantum devices
US11569205B2 (en) 2016-09-13 2023-01-31 Google Llc Reducing loss in stacked quantum devices
CN109891591B (zh) * 2016-09-13 2024-01-09 谷歌有限责任公司 减少堆叠量子器件中的损耗
US11955465B2 (en) 2016-09-13 2024-04-09 Google Llc Reducing loss in stacked quantum devices

Also Published As

Publication number Publication date
DE69309306T2 (de) 1997-09-04
WO1994014201A1 (en) 1994-06-23
DE69309306D1 (de) 1997-04-30
KR950704819A (ko) 1995-11-20
EP0674808B1 (en) 1997-03-26
TW245839B (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) 1995-04-21
EP0674808A1 (en) 1995-10-04
CA2150913A1 (en) 1994-06-23
US5567330A (en) 1996-10-22

Similar Documents

Publication Publication Date Title
US20230215836A1 (en) Direct bonding on package substrates
US5168078A (en) Method of making high density semiconductor structure
US4918811A (en) Multichip integrated circuit packaging method
US4783695A (en) Multichip integrated circuit packaging configuration and method
US6506664B1 (en) Method of transferring ultra-thin substrates and application of the method to the manufacture of a multi-layer thin film device
KR100754757B1 (ko) 초대규모 집적 회로를 위한 다층 구리 상호접속 방법
US8492870B2 (en) Semiconductor package with interconnect layers
US5373627A (en) Method of forming multi-chip module with high density interconnections
JP3337461B2 (ja) 高温超伝導体回路および他の脆い材料への高周波接続を形成させる方法
EP0450381B1 (en) Multilayer interconnection structure
JP2000500617A (ja) 垂直方向に集積された半導体素子及びその製法
JPH08504541A (ja) 電気的相互接続構造
US3918148A (en) Integrated circuit chip carrier and method for forming the same
EP0371861A2 (en) High density semiconductor structure and method of making the same
EP0282012A2 (en) Superconducting semiconductor device
US5578226A (en) Multi-layered superconductive interconnects
McDonald et al. Multilevel interconnections for wafer scale integration
US5554884A (en) Multilevel metallization process for use in fabricating microelectronic devices
EP1041620A2 (en) Method of transferring ultrathin substrates and application of the method to the manufacture of a multi-layer thin film device
Paik et al. Studies on the high-temperature superconductor (HTS)/metal/polymer dielectric interconnect structure for packaging applications
JPH01157560A (ja) 基板空洞内に配設した能動装置を持った半導体モジュール
EP0586558A1 (en) Multichip interconnect module including superconductive materials
Afonso JW Cooksey, WD Brown, LW Schaper, RG Florence and SS Scott High Density Electronics Center/Department of Electrical Engineering, University of Arkansas 600 W. 20th Street, Fayetteville, AR 72701
JPH11284239A (ja) 電子回路部品