JPH0544190B2 - - Google Patents
Info
- Publication number
- JPH0544190B2 JPH0544190B2 JP1242082A JP24208289A JPH0544190B2 JP H0544190 B2 JPH0544190 B2 JP H0544190B2 JP 1242082 A JP1242082 A JP 1242082A JP 24208289 A JP24208289 A JP 24208289A JP H0544190 B2 JPH0544190 B2 JP H0544190B2
- Authority
- JP
- Japan
- Prior art keywords
- ceramic
- multilayer circuit
- circuit board
- thermal expansion
- ceramic multilayer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73203—Bump and layer connectors
- H01L2224/73204—Bump and layer connectors the bump connector being embedded into the layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/03—Use of materials for the substrate
- H05K1/0306—Inorganic insulating substrates, e.g. ceramic, glass
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4611—Manufacturing multilayer circuits by laminating two or more circuit boards
- H05K3/4626—Manufacturing multilayer circuits by laminating two or more circuit boards characterised by the insulating layers or materials
- H05K3/4629—Manufacturing multilayer circuits by laminating two or more circuit boards characterised by the insulating layers or materials laminating inorganic sheets comprising printed circuits, e.g. green ceramic sheets
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4644—Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits
- H05K3/4673—Application methods or materials of intermediate insulating layers not specially adapted to any one of the previous methods of adding a circuit layer
- H05K3/4676—Single layer compositions
Landscapes
- Production Of Multi-Layered Print Wiring Board (AREA)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP1242082A JPH02119164A (ja) | 1989-09-20 | 1989-09-20 | 半導体モジユール |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP1242082A JPH02119164A (ja) | 1989-09-20 | 1989-09-20 | 半導体モジユール |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP61130136A Division JPS62287658A (ja) | 1986-06-06 | 1986-06-06 | セラミックス多層回路板 |
Publications (2)
Publication Number | Publication Date |
---|---|
JPH02119164A JPH02119164A (ja) | 1990-05-07 |
JPH0544190B2 true JPH0544190B2 (enrdf_load_stackoverflow) | 1993-07-05 |
Family
ID=17084023
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP1242082A Granted JPH02119164A (ja) | 1989-09-20 | 1989-09-20 | 半導体モジユール |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPH02119164A (enrdf_load_stackoverflow) |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5214006A (en) * | 1991-02-05 | 1993-05-25 | Indresco Inc. | Cement-free silicon carbide monoliths |
TW201842008A (zh) * | 2017-03-15 | 2018-12-01 | 日商住友電木股份有限公司 | 樹脂片、疊層樹脂片及樹脂組成物 |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4234367A (en) * | 1979-03-23 | 1980-11-18 | International Business Machines Corporation | Method of making multilayered glass-ceramic structures having an internal distribution of copper-based conductors |
JPS5815264A (ja) * | 1981-07-21 | 1983-01-28 | Nec Corp | マルチチツプパツケ−ジ |
JPS5843553A (ja) * | 1981-09-08 | 1983-03-14 | Nec Corp | マルチチツプlsiパツケ−ジ |
JPS58137294A (ja) * | 1982-02-09 | 1983-08-15 | 株式会社日立製作所 | 電気的相互接続パツケ−ジの製造方法 |
JPS59107596A (ja) * | 1982-12-13 | 1984-06-21 | 株式会社日立製作所 | セラミツク多層配線回路板 |
JPS6010698A (ja) * | 1983-06-29 | 1985-01-19 | 日本電気株式会社 | 多層配線基板およびその製造方法 |
JPS6027191A (ja) * | 1983-07-25 | 1985-02-12 | 株式会社日立製作所 | ガラスセラミツクス多層配線基板の積層法 |
-
1989
- 1989-09-20 JP JP1242082A patent/JPH02119164A/ja active Granted
Also Published As
Publication number | Publication date |
---|---|
JPH02119164A (ja) | 1990-05-07 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR930000881B1 (ko) | 세라믹 다층 회로판 및 반도체 모듈 | |
US4598167A (en) | Multilayered ceramic circuit board | |
US4672152A (en) | Multilayer ceramic circuit board | |
US4861646A (en) | Co-fired metal-ceramic package | |
US5071793A (en) | Low dielectric inorganic composition for multilayer ceramic package | |
JPH0451078B2 (enrdf_load_stackoverflow) | ||
JPH0361359B2 (enrdf_load_stackoverflow) | ||
US5141899A (en) | Low dielectric inorganic composition for multilayer ceramic package containing titanium silicate glass and crystal inhibitor | |
JP3426926B2 (ja) | 配線基板およびその実装構造 | |
US5206190A (en) | Dielectric composition containing cordierite and glass | |
JP3061282B2 (ja) | セラミック多層回路板および半導体モジュール | |
US5260119A (en) | Low dielectric inorganic composition for multilayer ceramic package | |
US5118643A (en) | Low dielectric inorganic composition for multilayer ceramic package containing titanium silicate glass | |
JPH0544190B2 (enrdf_load_stackoverflow) | ||
JPH03105954A (ja) | 半導体装置 | |
JPH1116418A (ja) | 銅メタライズ組成物及びそれを用いたガラスセラミック配線基板 | |
JP2872273B2 (ja) | セラミツク基板材料 | |
JPH06120633A (ja) | セラミック配線基板 | |
JPH0283995A (ja) | セラミツク多層回路基板及びその用途 | |
JP3426920B2 (ja) | 配線基板 | |
JP2001015930A (ja) | 多層配線基板およびその製造方法 | |
JPH0470124B2 (enrdf_load_stackoverflow) | ||
JP4632472B2 (ja) | 銅導体組成物及びこれを用いた配線基板 | |
JPS6112091A (ja) | 多層回路基板及びその製造方法 | |
JPS6293961A (ja) | 多層配線回路板 |