JPH0450625B2 - - Google Patents
Info
- Publication number
- JPH0450625B2 JPH0450625B2 JP61169919A JP16991986A JPH0450625B2 JP H0450625 B2 JPH0450625 B2 JP H0450625B2 JP 61169919 A JP61169919 A JP 61169919A JP 16991986 A JP16991986 A JP 16991986A JP H0450625 B2 JPH0450625 B2 JP H0450625B2
- Authority
- JP
- Japan
- Prior art keywords
- address
- memory
- bus
- signal
- refresh
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title | 
|---|---|---|---|
| JP61169919A JPS6326753A (ja) | 1986-07-21 | 1986-07-21 | メモリ−バス制御方法 | 
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title | 
|---|---|---|---|
| JP61169919A JPS6326753A (ja) | 1986-07-21 | 1986-07-21 | メモリ−バス制御方法 | 
Publications (2)
| Publication Number | Publication Date | 
|---|---|
| JPS6326753A JPS6326753A (ja) | 1988-02-04 | 
| JPH0450625B2 true JPH0450625B2 (OSRAM) | 1992-08-14 | 
Family
ID=15895383
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date | 
|---|---|---|---|
| JP61169919A Granted JPS6326753A (ja) | 1986-07-21 | 1986-07-21 | メモリ−バス制御方法 | 
Country Status (1)
| Country | Link | 
|---|---|
| JP (1) | JPS6326753A (OSRAM) | 
Families Citing this family (4)
| Publication number | Priority date | Publication date | Assignee | Title | 
|---|---|---|---|---|
| JPS6413658A (en) * | 1987-07-07 | 1989-01-18 | Yokogawa Electric Corp | Dram access control device | 
| US5440749A (en) * | 1989-08-03 | 1995-08-08 | Nanotronics Corporation | High performance, low cost microprocessor architecture | 
| JP4306718B2 (ja) | 2006-11-10 | 2009-08-05 | トヨタ自動車株式会社 | シリンダヘッド | 
| CN105355032B (zh) * | 2014-08-22 | 2019-06-04 | 无锡华润矽科微电子有限公司 | 内置可多次编程存储器的学习型遥控电路结构及学习方法 | 
Family Cites Families (1)
| Publication number | Priority date | Publication date | Assignee | Title | 
|---|---|---|---|---|
| JPS57196334A (en) * | 1981-05-26 | 1982-12-02 | Toshiba Corp | Memory interface | 
- 
        1986
        - 1986-07-21 JP JP61169919A patent/JPS6326753A/ja active Granted
 
Also Published As
| Publication number | Publication date | 
|---|---|
| JPS6326753A (ja) | 1988-02-04 | 
Similar Documents
| Publication | Publication Date | Title | 
|---|---|---|
| US4412313A (en) | Random access memory system having high-speed serial data paths | |
| KR100494201B1 (ko) | 메모리시스템,i/o서브시스템장치,및메모리장치를동작시키는방법 | |
| KR930004426B1 (ko) | 듀얼 포트 판독/기입 레지스터 파일 메모리 및 그 구성방법 | |
| US4792929A (en) | Data processing system with extended memory access | |
| KR890017611A (ko) | 페이지 모드 메모리에 기억된 정보를 억세스하기 위한 장치 및 방법 | |
| JP3039557B2 (ja) | 記憶装置 | |
| US5943681A (en) | Semiconductor memory device having cache function | |
| JPH01125795A (ja) | 仮想型スタティック半導体記憶装置及びこの記憶装置を用いたシステム | |
| EP1415304A2 (en) | Memory device having different burst order addressing for read and write operations | |
| EP0509994B1 (en) | Centralized reference and change table for a multiprocessor virtual memory system | |
| US5829016A (en) | Memory system with multiplexed input-output port and systems and methods using the same | |
| JPS59129989A (ja) | デユアル・ポ−ト型ダイナミツク・ランダム・アクセス・メモリ・セル及びその動作方法 | |
| JPH0450625B2 (OSRAM) | ||
| US6092167A (en) | Robust interface for high speed memory access | |
| US5325515A (en) | Single-component memory controller utilizing asynchronous state machines | |
| KR940002595Y1 (ko) | Cpu보드상의 이중 포트 기억장치 회로 | |
| US6035372A (en) | Dynamic RAM in a microprocessor system | |
| JPH07129462A (ja) | メモリ制御装置 | |
| KR0180780B1 (ko) | 로오 어드레스 카운터 | |
| KR920005294B1 (ko) | 듀얼포트 메모리 소자의 칩인에이블신호 제어회로 | |
| JPH02187989A (ja) | デュアルポートメモリ | |
| EP0552426A1 (en) | Multilevel memory system | |
| JPS63249240A (ja) | キヤツシユメモリシステムにおけるデ−タ転送制御方式 | |
| JPH025291A (ja) | 半導体メモリ | |
| JPS63188883A (ja) | 記憶装置 |