JPH0378819B2 - - Google Patents
Info
- Publication number
- JPH0378819B2 JPH0378819B2 JP58093655A JP9365583A JPH0378819B2 JP H0378819 B2 JPH0378819 B2 JP H0378819B2 JP 58093655 A JP58093655 A JP 58093655A JP 9365583 A JP9365583 A JP 9365583A JP H0378819 B2 JPH0378819 B2 JP H0378819B2
- Authority
- JP
- Japan
- Prior art keywords
- data
- logic
- input
- output
- binary
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L25/00—Baseband systems
- H04L25/38—Synchronous or start-stop systems, e.g. for Baudot code
- H04L25/40—Transmitting circuits; Receiving circuits
- H04L25/49—Transmitting circuits; Receiving circuits using code conversion at the transmitter; using predistortion; using insertion of idle bits for obtaining a desired frequency spectrum; using three or more amplitude levels ; Baseband coding techniques specific to data transmission systems
- H04L25/4917—Transmitting circuits; Receiving circuits using code conversion at the transmitter; using predistortion; using insertion of idle bits for obtaining a desired frequency spectrum; using three or more amplitude levels ; Baseband coding techniques specific to data transmission systems using multilevel codes
Landscapes
- Physics & Mathematics (AREA)
- Spectroscopy & Molecular Physics (AREA)
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Dc Digital Transmission (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP58093655A JPS59218067A (ja) | 1983-05-25 | 1983-05-25 | 非同期型デ−タ処理装置 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP58093655A JPS59218067A (ja) | 1983-05-25 | 1983-05-25 | 非同期型デ−タ処理装置 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS59218067A JPS59218067A (ja) | 1984-12-08 |
| JPH0378819B2 true JPH0378819B2 (OSRAM) | 1991-12-16 |
Family
ID=14088394
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP58093655A Granted JPS59218067A (ja) | 1983-05-25 | 1983-05-25 | 非同期型デ−タ処理装置 |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS59218067A (OSRAM) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8880213B2 (en) | 2005-08-31 | 2014-11-04 | International Business Machines Corporation | Apparatus and method to store information |
Families Citing this family (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP4145583B2 (ja) * | 2002-07-02 | 2008-09-03 | シャープ株式会社 | 信号伝送方法、信号伝送システム、論理回路、及び液晶駆動装置 |
Family Cites Families (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS4850183A (OSRAM) * | 1971-10-27 | 1973-07-14 | ||
| JPS574846U (OSRAM) * | 1980-06-09 | 1982-01-11 |
-
1983
- 1983-05-25 JP JP58093655A patent/JPS59218067A/ja active Granted
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8880213B2 (en) | 2005-08-31 | 2014-11-04 | International Business Machines Corporation | Apparatus and method to store information |
Also Published As
| Publication number | Publication date |
|---|---|
| JPS59218067A (ja) | 1984-12-08 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JPH055711Y2 (OSRAM) | ||
| US11762017B2 (en) | Performing scan data transfer inside multi-die package with SERDES functionality | |
| JP3433426B2 (ja) | マンチェスタ符号化データをデコーディングするための方法および装置 | |
| JPH03191633A (ja) | データ転送方式 | |
| US4686676A (en) | Apparatus and method for determining true data in a digital data stream from distorted data | |
| JPH0775343B2 (ja) | 同期検出回路及び方法 | |
| US4745626A (en) | Decoder | |
| US6232796B1 (en) | Apparatus and method for detecting two data bits per clock edge | |
| CN114978202B (zh) | 一种支持多模式串行化的i/o发送器电路 | |
| US5561691A (en) | Apparatus and method for data communication between two asynchronous buses | |
| US10536165B1 (en) | Programmable bit alignment at serial-to-parallel stage of SerDes | |
| JPH0378819B2 (OSRAM) | ||
| JPH06311127A (ja) | ディジタルデータ調停装置 | |
| US5510786A (en) | CMI encoder circuit | |
| US6205192B1 (en) | Clock input control circuit | |
| JPH05100768A (ja) | クロツクスキユー自動調整回路 | |
| JPS63312754A (ja) | エラ−発生回路 | |
| TW294873B (en) | Decoding apparatus for manchester code | |
| KR20010006850A (ko) | 스큐 포인터 발생 회로 및 방법 | |
| US20020158668A1 (en) | CMOS bus pulsing | |
| JPS61289741A (ja) | 連送保護回路 | |
| JPH01143435A (ja) | データ伝送装置 | |
| JP2973613B2 (ja) | プログラマブルカウンタ | |
| KR0149720B1 (ko) | 맨체스터 디코더 | |
| JP2864779B2 (ja) | パルス入力回路 |