JPH0352088B2 - - Google Patents
Info
- Publication number
- JPH0352088B2 JPH0352088B2 JP58189417A JP18941783A JPH0352088B2 JP H0352088 B2 JPH0352088 B2 JP H0352088B2 JP 58189417 A JP58189417 A JP 58189417A JP 18941783 A JP18941783 A JP 18941783A JP H0352088 B2 JPH0352088 B2 JP H0352088B2
- Authority
- JP
- Japan
- Prior art keywords
- circuit
- storage device
- timing
- data storage
- clock
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/4076—Timing circuits
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Dram (AREA)
- Memory System (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| GB8229063 | 1982-10-12 | ||
| GB8229063 | 1982-10-12 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS5987523A JPS5987523A (ja) | 1984-05-21 |
| JPH0352088B2 true JPH0352088B2 (OSRAM) | 1991-08-08 |
Family
ID=10533536
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP58189417A Granted JPS5987523A (ja) | 1982-10-12 | 1983-10-12 | デ−タ蓄積装置 |
Country Status (5)
| Country | Link |
|---|---|
| US (1) | US4575815A (OSRAM) |
| JP (1) | JPS5987523A (OSRAM) |
| AU (1) | AU558407B2 (OSRAM) |
| DE (1) | DE3333862A1 (OSRAM) |
| ZA (1) | ZA836998B (OSRAM) |
Families Citing this family (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| GB8401807D0 (en) * | 1984-01-24 | 1984-02-29 | Int Computers Ltd | Pipelined data processing apparatus |
| US5276856A (en) * | 1989-09-28 | 1994-01-04 | Pixel Semiconductor, Inc. | Memory controller flexible timing control system and method |
| US5418924A (en) * | 1992-08-31 | 1995-05-23 | Hewlett-Packard Company | Memory controller with programmable timing |
| DE10115816B4 (de) * | 2001-03-30 | 2008-02-28 | Infineon Technologies Ag | Integrierter dynamischer Speicher und Verfahren zum Betrieb eines integrierten dynamischen Speichers |
| DE10223178B4 (de) * | 2002-05-24 | 2004-11-04 | Infineon Technologies Ag | Schaltungsanordnung mit einer Ablaufsteuerung, integrierter Speicher sowie Testanordnung mit einer derartigen Schaltungsanordnung |
| DE10323237B4 (de) | 2003-05-22 | 2015-05-21 | Qimonda Ag | Verfahren und Vorrichtung zur Optimierung der Funktionsweise von DRAM-Speicherelementen |
Family Cites Families (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US3443070A (en) * | 1965-10-22 | 1969-05-06 | Gen Electric | Synchronized timing system for data processing |
| US3866022A (en) * | 1972-12-26 | 1975-02-11 | Nasa | System for generating timing and control signals |
| JPS50102236A (OSRAM) * | 1974-01-07 | 1975-08-13 | ||
| US4063308A (en) * | 1975-06-27 | 1977-12-13 | International Business Machines Corporation | Automatic clock tuning and measuring system for LSI computers |
| US4095265A (en) * | 1976-06-07 | 1978-06-13 | International Business Machines Corporation | Memory control structure for a pipelined mini-processor system |
| US4122309A (en) * | 1977-05-26 | 1978-10-24 | General Datacomm Industries, Inc. | Sequence generation by reading from different memories at different times |
| US4165490A (en) * | 1977-12-19 | 1979-08-21 | International Business Machines Corporation | Clock pulse generator with selective pulse delay and pulse width control |
| SE408985B (sv) * | 1977-12-27 | 1979-07-16 | Philips Svenska Ab | Pulsgenerator |
| US4321687A (en) * | 1979-10-01 | 1982-03-23 | International Business Machines Corporation | Timing pulse generation |
| DE2948159C2 (de) * | 1979-11-29 | 1983-10-27 | Siemens AG, 1000 Berlin und 8000 München | Integrierter Speicherbaustein mit wählbaren Betriebsfunktionen |
-
1983
- 1983-09-20 ZA ZA836998A patent/ZA836998B/xx unknown
- 1983-09-20 DE DE19833333862 patent/DE3333862A1/de active Granted
- 1983-10-11 AU AU20037/83A patent/AU558407B2/en not_active Ceased
- 1983-10-12 JP JP58189417A patent/JPS5987523A/ja active Granted
-
1985
- 1985-08-01 US US06/761,149 patent/US4575815A/en not_active Expired - Lifetime
Also Published As
| Publication number | Publication date |
|---|---|
| JPS5987523A (ja) | 1984-05-21 |
| DE3333862A1 (de) | 1984-04-12 |
| DE3333862C2 (OSRAM) | 1991-10-31 |
| US4575815A (en) | 1986-03-11 |
| AU2003783A (en) | 1984-04-19 |
| AU558407B2 (en) | 1987-01-29 |
| ZA836998B (en) | 1984-05-30 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US4970418A (en) | Programmable memory state machine for providing variable clocking to a multimode memory | |
| US4845664A (en) | On-chip bit reordering structure | |
| US4047008A (en) | Pseudo-random number sequence generator | |
| US5715211A (en) | Synchronous dynamic random access memory | |
| US4873671A (en) | Sequential read access of serial memories with a user defined starting address | |
| US5497478A (en) | Memory access system and method modifying a memory interleaving scheme so that data can be read in any sequence without inserting wait cycles | |
| US4586181A (en) | Test pattern generating apparatus | |
| KR930024012A (ko) | 반도체 기억장치 | |
| US4415861A (en) | Programmable pulse generator | |
| US5375091A (en) | Method and apparatus for memory dynamic burn-in and test | |
| EP0326172A2 (en) | Memory circuit with improved serial access circuit arrangement | |
| US4785428A (en) | Programmable memory array control signals | |
| US3824562A (en) | High speed random access memory shift register | |
| JPH0352088B2 (OSRAM) | ||
| JPH0249176A (ja) | 自動テスト装置用の遅延線制御方式 | |
| GB2128383A (en) | Data storage unit | |
| US5448530A (en) | Address pointer generating and using a coincidence signal in a semiconductor memory device and method of generating an address | |
| KR100364830B1 (ko) | 메모리테스트회로 | |
| SU1396160A1 (ru) | Запоминающее устройство с тестовым самоконтролем | |
| US5325515A (en) | Single-component memory controller utilizing asynchronous state machines | |
| KR950012935B1 (ko) | 반도체 기억 장치 | |
| JP2667702B2 (ja) | ポインタリセット方式 | |
| RU2007865C1 (ru) | Преобразователь последовательного кода в параллельный | |
| SU1264239A1 (ru) | Буферное запоминающее устройство | |
| SU1205275A1 (ru) | Устройство задержки |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| LAPS | Cancellation because of no payment of annual fees |