JPH0342013B2 - - Google Patents
Info
- Publication number
- JPH0342013B2 JPH0342013B2 JP55006017A JP601780A JPH0342013B2 JP H0342013 B2 JPH0342013 B2 JP H0342013B2 JP 55006017 A JP55006017 A JP 55006017A JP 601780 A JP601780 A JP 601780A JP H0342013 B2 JPH0342013 B2 JP H0342013B2
- Authority
- JP
- Japan
- Prior art keywords
- circuit
- flip
- clock
- signal
- bistable
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K3/00—Circuits for generating electric pulses; Monostable, bistable or multistable circuits
- H03K3/02—Generators characterised by the type of circuit or by the means used for producing pulses
- H03K3/027—Generators characterised by the type of circuit or by the means used for producing pulses by the use of logic circuits, with internal or external positive feedback
- H03K3/037—Bistable circuits
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP601780A JPS56103529A (en) | 1980-01-22 | 1980-01-22 | Flip-flop circuit |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP601780A JPS56103529A (en) | 1980-01-22 | 1980-01-22 | Flip-flop circuit |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS56103529A JPS56103529A (en) | 1981-08-18 |
| JPH0342013B2 true JPH0342013B2 (enExample) | 1991-06-25 |
Family
ID=11626920
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP601780A Granted JPS56103529A (en) | 1980-01-22 | 1980-01-22 | Flip-flop circuit |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS56103529A (enExample) |
Families Citing this family (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4554466A (en) * | 1982-12-01 | 1985-11-19 | International Business Machines Corp. | Edge-triggered latch circuit conforming to LSSD rules |
Family Cites Families (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS5335464A (en) * | 1976-09-14 | 1978-04-01 | Nec Corp | Main and subordinate flip flop circuit |
| JPS554684A (en) * | 1978-06-27 | 1980-01-14 | Nec Corp | Test device for logic circuit |
-
1980
- 1980-01-22 JP JP601780A patent/JPS56103529A/ja active Granted
Also Published As
| Publication number | Publication date |
|---|---|
| JPS56103529A (en) | 1981-08-18 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP2626920B2 (ja) | スキャンテスト回路およびそれを用いた半導体集積回路装置 | |
| US4493077A (en) | Scan testable integrated circuit | |
| JP2614345B2 (ja) | スキャンフリップフロップ | |
| US4914379A (en) | Semiconductor integrated circuit and method of testing same | |
| US6023778A (en) | Method and apparatus for utilizing mux scan flip-flops to test speed related defects by delaying an active to inactive transition of a scan mode signal | |
| JP2658903B2 (ja) | スキャンパス回路、その設計装置及びその設計方法 | |
| JP2725258B2 (ja) | 集積回路装置 | |
| US7398442B2 (en) | Electronic circuit with asynchronously operating components | |
| JPH0572290A (ja) | 半導体集積回路 | |
| JP2946658B2 (ja) | フリップフロップ回路 | |
| US6815977B2 (en) | Scan cell systems and methods | |
| JPH05273311A (ja) | 論理集積回路 | |
| US20020087930A1 (en) | Scan flip-flop circuit capable of guaranteeing normal operation | |
| JPS63263480A (ja) | 半導体集積論理回路 | |
| US5748645A (en) | Clock scan design from sizzle global clock and method therefor | |
| EP0709688B1 (en) | A scan latch and test method therefore | |
| JP3197026B2 (ja) | 遅延試験能力を有する走査可能なレジスタ | |
| JP2001083215A (ja) | 半導体集積回路 | |
| JP2937326B2 (ja) | 論理回路のテスト容易化回路 | |
| JPH0342013B2 (enExample) | ||
| US20040100839A1 (en) | Circuits and methods for generating high frequency extended test pattern data from low frequency test pattern data input to an integrated circuit memory device | |
| JP2953435B2 (ja) | 遅延テスト方法および該遅延テスト方法に使用するフリップフロップ | |
| JP2001507809A (ja) | コアのテスト制御 | |
| JP2646561B2 (ja) | クロック分配回路 | |
| JP2699355B2 (ja) | 集積回路 |