JPH0334151U - - Google Patents
Info
- Publication number
- JPH0334151U JPH0334151U JP6320989U JP6320989U JPH0334151U JP H0334151 U JPH0334151 U JP H0334151U JP 6320989 U JP6320989 U JP 6320989U JP 6320989 U JP6320989 U JP 6320989U JP H0334151 U JPH0334151 U JP H0334151U
- Authority
- JP
- Japan
- Prior art keywords
- request
- memory
- access
- address
- arbitration
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 238000012790 confirmation Methods 0.000 claims 3
- 230000004044 response Effects 0.000 claims 1
- 238000010586 diagram Methods 0.000 description 2
- 230000007704 transition Effects 0.000 description 1
Landscapes
- Multi Processors (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP6320989U JPH0334151U (cs) | 1989-06-01 | 1989-06-01 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP6320989U JPH0334151U (cs) | 1989-06-01 | 1989-06-01 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| JPH0334151U true JPH0334151U (cs) | 1991-04-03 |
Family
ID=31593054
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP6320989U Pending JPH0334151U (cs) | 1989-06-01 | 1989-06-01 |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPH0334151U (cs) |
-
1989
- 1989-06-01 JP JP6320989U patent/JPH0334151U/ja active Pending
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JPH0354375B2 (cs) | ||
| US5287486A (en) | DMA controller using a programmable timer, a transfer counter and an or logic gate to control data transfer interrupts | |
| JPH0334151U (cs) | ||
| JPH01142061U (cs) | ||
| JPS5925258B2 (ja) | プロセツサ制御システム | |
| JPS59229662A (ja) | 共有メモリ制御回路 | |
| JPH0374751A (ja) | 入出力制御装置 | |
| JPS60263395A (ja) | マイクロ・プロセツサ | |
| JPS5844426Y2 (ja) | プロセッサ間情報転送装置 | |
| JPH0644178A (ja) | 割込み制御装置 | |
| JPH02245854A (ja) | アダプタ入出力処理システム | |
| JPH0497457A (ja) | キャッシュ・コントローラ | |
| JPH01113746U (cs) | ||
| JPH02143660U (cs) | ||
| JPS63155254A (ja) | 情報処理装置 | |
| JPH0214152U (cs) | ||
| JPH0381834A (ja) | 割込み制御装置 | |
| JPS6130148U (ja) | 共有メモリつきマルチプロセツサ | |
| JPS6418348U (cs) | ||
| JPS6184952U (cs) | ||
| JPS6057851U (ja) | デ−タ転送装置 | |
| JPH01147446U (cs) | ||
| JPS63127361A (ja) | デ−タ処理装置 | |
| JPH01138143U (cs) | ||
| JPH0393957U (cs) |