JPH0325016B2 - - Google Patents

Info

Publication number
JPH0325016B2
JPH0325016B2 JP59156633A JP15663384A JPH0325016B2 JP H0325016 B2 JPH0325016 B2 JP H0325016B2 JP 59156633 A JP59156633 A JP 59156633A JP 15663384 A JP15663384 A JP 15663384A JP H0325016 B2 JPH0325016 B2 JP H0325016B2
Authority
JP
Japan
Prior art keywords
chip
pasting
sheet
shielding sheet
shielding
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
JP59156633A
Other languages
English (en)
Japanese (ja)
Other versions
JPS6156419A (ja
Inventor
Naoki Sugao
Noboru Onozato
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Fujitsu Ltd
Original Assignee
Fujitsu Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Fujitsu Ltd filed Critical Fujitsu Ltd
Priority to JP59156633A priority Critical patent/JPS6156419A/ja
Publication of JPS6156419A publication Critical patent/JPS6156419A/ja
Publication of JPH0325016B2 publication Critical patent/JPH0325016B2/ja
Granted legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3157Partial encapsulation or coating
    • H01L23/3164Partial encapsulation or coating the coating being a foil
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/552Protection against radiation, e.g. light or electromagnetic waves
    • H01L23/556Protection against radiation, e.g. light or electromagnetic waves against alpha rays
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/85909Post-treatment of the connector or wire bonding area
    • H01L2224/8592Applying permanent coating, e.g. protective coating

Landscapes

  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Health & Medical Sciences (AREA)
  • Electromagnetism (AREA)
  • Toxicology (AREA)
  • Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
  • Encapsulation Of And Coatings For Semiconductor Or Solid State Devices (AREA)
JP59156633A 1984-07-27 1984-07-27 半導体装置用シ−ト貼付装置 Granted JPS6156419A (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP59156633A JPS6156419A (ja) 1984-07-27 1984-07-27 半導体装置用シ−ト貼付装置

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP59156633A JPS6156419A (ja) 1984-07-27 1984-07-27 半導体装置用シ−ト貼付装置

Publications (2)

Publication Number Publication Date
JPS6156419A JPS6156419A (ja) 1986-03-22
JPH0325016B2 true JPH0325016B2 (enExample) 1991-04-04

Family

ID=15631941

Family Applications (1)

Application Number Title Priority Date Filing Date
JP59156633A Granted JPS6156419A (ja) 1984-07-27 1984-07-27 半導体装置用シ−ト貼付装置

Country Status (1)

Country Link
JP (1) JPS6156419A (enExample)

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR960011853B1 (ko) * 1986-09-26 1996-09-03 제네럴 일렉트릭 컴패니 중합체막 오버레이층을 이용한 집적회로칩 패키징 방법 및 장치
US5094709A (en) * 1986-09-26 1992-03-10 General Electric Company Apparatus for packaging integrated circuit chips employing a polymer film overlay layer
US6281044B1 (en) 1995-07-31 2001-08-28 Micron Technology, Inc. Method and system for fabricating semiconductor components
TW315491B (en) * 1995-07-31 1997-09-11 Micron Technology Inc Apparatus for applying adhesive tape for semiconductor packages

Also Published As

Publication number Publication date
JPS6156419A (ja) 1986-03-22

Similar Documents

Publication Publication Date Title
KR100484088B1 (ko) 멀티 칩 패키지용 다이 어태치와 경화 인라인 장치
JP2000315697A (ja) 半導体素子の分離方法およびその装置並びに半導体素子の搭載方法
TW200947641A (en) Die bonding apparatus
US6332268B1 (en) Method and apparatus for packaging IC chip, and tape-shaped carrier to be used therefor
TWI833901B (zh) 被加工物之加工方法
US7096914B2 (en) Apparatus for bonding a chip using an insulating adhesive tape
CN112744453A (zh) 用于半导体装置的承载带系统
JPH0325016B2 (enExample)
JP2001068487A (ja) チップボンディング方法及びその装置
JPH08133560A (ja) 粘着性テープ片の貼着装置および貼着方法
JP7565209B2 (ja) Icチップ搭載装置、icチップ搭載方法
JP2861304B2 (ja) アウターリードボンディング方法
JPH1012662A (ja) Tab部品の圧着装置
JPH1167876A (ja) ダイ認識方法および半導体製造装置
JPS61296734A (ja) ウエハテ−プマウント方法および装置
US20050034577A1 (en) Apparatus and method for indexing and severing film
JP3013213B2 (ja) 電子部品の標印装置および方法
JPS6122636A (ja) マウント方法
JPH0131694B2 (enExample)
JPS61292336A (ja) ウエハ−保持装置
JPH0548618B2 (enExample)
JPS60148152A (ja) 半導体製造装置
JPS6158251A (ja) 半導体チツプの自動マウント方法
JPH06278713A (ja) 包装テープ,テーピング包装体,テーピング包装体の使用方法およびテープ包装装置ならびに電子部品実装装置
JPS61210642A (ja) 半導体素子のダイボンデイング方法およびその装置