JPH03241765A - 半導体装置 - Google Patents

半導体装置

Info

Publication number
JPH03241765A
JPH03241765A JP3730090A JP3730090A JPH03241765A JP H03241765 A JPH03241765 A JP H03241765A JP 3730090 A JP3730090 A JP 3730090A JP 3730090 A JP3730090 A JP 3730090A JP H03241765 A JPH03241765 A JP H03241765A
Authority
JP
Japan
Prior art keywords
package
leads
copper foil
semiconductor chip
thickness
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP3730090A
Other languages
English (en)
Inventor
Takeshi Morikawa
健 森川
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Panasonic Holdings Corp
Original Assignee
Matsushita Electronics Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Matsushita Electronics Corp filed Critical Matsushita Electronics Corp
Priority to JP3730090A priority Critical patent/JPH03241765A/ja
Publication of JPH03241765A publication Critical patent/JPH03241765A/ja
Pending legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/45138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/45144Gold (Au) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • H01L2224/48463Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond
    • H01L2224/48465Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond the other connecting portion not on the bonding area being a wedge bond, i.e. ball-to-wedge, regular stitch
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73265Layer and wire connectors

Abstract

(57)【要約】本公報は電子出願前の出願データであるた
め要約のデータは記録されません。

Description

【発明の詳細な説明】 (産業上の利用分野) 本発明は、改良された構造を有する半導体装置に関する
ものである。
(従来の技術) 従来のフレキシブル基板を用いて樹脂モールドを行った
QFPは、第2図に示したように構成されている。即ち
、絶縁物1上のパターニングされた銅箔からなるダイパ
ット7上に、チップ2を接着し、銅箔のインナーリード
5とAu線4で結線を行い、樹脂3にて両面モールドし
た構造を有する。
(発明が解決しようとする課題) 現在ユーザからは、小型化、薄型化、軽量化と共に、リ
ード成形機のリード平坦度のバラツキを少なくすること
が強く要望されており、本発明はそれを解決するもので
、薄型化、軽量化、リード平坦度のバラツキを少なくし
た半導体装置を提供することを目的とするものである。
(課題を解決するための手段) この課題を解決するために、本発明は、第1図に示すよ
うに、半導体チップを搭載した面のみ片面樹脂モールド
を行い、アウターリード部を平坦のままで絶縁物に開け
た窓を通してアウターリードボンディングを行う。
(作 用) パッケージ形状を片面樹脂モールドとすることにより、
パッケージの薄型化、軽量化及びリード部の平坦性が得
られ、アウターリードボンディングができる。
(実施例) 以下、図面を参照して実施例を詳細に説明する。
第工図は、本発明の一実施例を示したもので、1はポリ
イミドテープからなる絶縁物で、その上に接着された銅
箔をパターニングしてダイパット7゜インナーリード5
及びアウターリード6が形成され、フレキシブル基板が
構成されている。2はダイパット7上に、Agペースト
により接着された半導体チップで、その半導体チップの
AI2パッドとインナーリード5とはAu線4で結線さ
れている。3は半導体チップ2の搭載面のみ樹脂モール
ドしたパッケージである。アウターリード6は、パッケ
ージ3の周辺の絶縁物1に0.5〜1.0m幅の窓を開
け、この窓に銅箔をディプレスして基板の下面から電極
が取り出せるようになっている。
(発明の効果) 以上のように本発明によれば、ワイヤーループ高さ及び
チップの厚みは現状維持で、パッケージの薄型化が可能
であり、またリードが平坦で、アウターリードボンディ
ングが容易であり、パッケージ取り付は高さが現行の2
73となる。
【図面の簡単な説明】
第1図は、本発明の一実施例の半導体装置の断面図、第
2図は、従来例の断面図である61 ・・・絶縁物(ポ
リイミドテープ)、 2・・・半導体チップ、 3 ・
・樹脂(パッケージ)、 4 ・・・Au線、 5 ・
・・インナーリード、 6 ・・・ アウターリード、
 7 ・・・ダイパット。

Claims (1)

    【特許請求の範囲】
  1.  絶縁基板上に接着された銅箔がパターニングされダイ
    パット、インナーリード及びアウターリードが形成され
    たフレキシブル基板と、前記ダイパット上に搭載され前
    記インナーリードとワイヤにより電気的に接続された半
    導体チップと、前記半導体チップとワイヤとを覆うよう
    にフレキシブル基板の片面のみに形成された樹脂モール
    ドとを有し、前記アウターリードは、前記絶縁基板に開
    けた窓を通して銅箔が基板の下面までディプレスされて
    なることを特徴とする半導体装置。
JP3730090A 1990-02-20 1990-02-20 半導体装置 Pending JPH03241765A (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP3730090A JPH03241765A (ja) 1990-02-20 1990-02-20 半導体装置

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP3730090A JPH03241765A (ja) 1990-02-20 1990-02-20 半導体装置

Publications (1)

Publication Number Publication Date
JPH03241765A true JPH03241765A (ja) 1991-10-28

Family

ID=12493858

Family Applications (1)

Application Number Title Priority Date Filing Date
JP3730090A Pending JPH03241765A (ja) 1990-02-20 1990-02-20 半導体装置

Country Status (1)

Country Link
JP (1) JPH03241765A (ja)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR20010058572A (ko) * 1999-12-30 2001-07-06 마이클 디. 오브라이언 반도체패키지 및 그 실장 방법
US6313524B1 (en) * 1996-09-23 2001-11-06 Infineon Technologies Ag Chip module with a plurality of flat contact elements mountable on either an external printed circuit board or an external circuit board substrate
KR100426330B1 (ko) * 2001-07-16 2004-04-08 삼성전자주식회사 지지 테이프를 이용한 초박형 반도체 패키지 소자

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6313524B1 (en) * 1996-09-23 2001-11-06 Infineon Technologies Ag Chip module with a plurality of flat contact elements mountable on either an external printed circuit board or an external circuit board substrate
KR20010058572A (ko) * 1999-12-30 2001-07-06 마이클 디. 오브라이언 반도체패키지 및 그 실장 방법
KR100426330B1 (ko) * 2001-07-16 2004-04-08 삼성전자주식회사 지지 테이프를 이용한 초박형 반도체 패키지 소자

Similar Documents

Publication Publication Date Title
KR920007132A (ko) 집적회로용 절연리드 프레임 및 그의 제조방법
US6066887A (en) LOC semiconductor package
EP1187202A3 (en) Semiconductor package
JPH08222681A (ja) 樹脂封止型半導体装置
JP4408475B2 (ja) ボンディングワイヤを採用しない半導体装置
JPH02201948A (ja) 半導体装置パッケージ
JPH03241765A (ja) 半導体装置
JPH01161724A (ja) 表面実装用半導体装置の製造方法
JP3259377B2 (ja) 半導体装置
JP2905609B2 (ja) 樹脂封止型半導体装置
JPH01102947A (ja) 樹脂封止型半導体デバイスおよびリードフレーム
JPH11354673A (ja) 半導体装置
JPS62154769A (ja) 半導体装置
JP2795069B2 (ja) 半導体装置
JPS61241954A (ja) 半導体装置
JP2002164496A (ja) 半導体装置およびその製造方法
KR20020024654A (ko) 적층형 반도체 팩키지 유니트 및, 적층형 반도체 팩키지
JPS6430848U (ja)
JPH10303227A (ja) 半導体パッケージ及びその製造方法
KR100481927B1 (ko) 반도체패키지및그제조방법
JPH06326227A (ja) 多層リードフレームの製造方法及び構造
JPS61194861A (ja) 樹脂封止型半導体装置
KR0157873B1 (ko) 반도체 패키지
JPH04146659A (ja) 半導体装置およびその製造方法
JPS635253Y2 (ja)