JPH0228901B2 - - Google Patents
Info
- Publication number
- JPH0228901B2 JPH0228901B2 JP58127057A JP12705783A JPH0228901B2 JP H0228901 B2 JPH0228901 B2 JP H0228901B2 JP 58127057 A JP58127057 A JP 58127057A JP 12705783 A JP12705783 A JP 12705783A JP H0228901 B2 JPH0228901 B2 JP H0228901B2
- Authority
- JP
- Japan
- Prior art keywords
- silicon oxide
- layer
- oxide layer
- polysilicon
- substrate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D1/00—Resistors, capacitors or inductors
- H10D1/40—Resistors
- H10D1/47—Resistors having no potential barriers
-
- H10P32/1414—
-
- H10P32/171—
-
- H10P76/4085—
Landscapes
- Semiconductor Integrated Circuits (AREA)
- Drying Of Semiconductors (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US06/449,122 US4464212A (en) | 1982-12-13 | 1982-12-13 | Method for making high sheet resistivity resistors |
| US449122 | 1982-12-13 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS59115553A JPS59115553A (ja) | 1984-07-04 |
| JPH0228901B2 true JPH0228901B2 (cg-RX-API-DMAC10.html) | 1990-06-27 |
Family
ID=23782949
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP58127057A Granted JPS59115553A (ja) | 1982-12-13 | 1983-07-14 | 抵抗素子の形成方法 |
Country Status (4)
| Country | Link |
|---|---|
| US (1) | US4464212A (cg-RX-API-DMAC10.html) |
| EP (1) | EP0113405B1 (cg-RX-API-DMAC10.html) |
| JP (1) | JPS59115553A (cg-RX-API-DMAC10.html) |
| DE (1) | DE3380613D1 (cg-RX-API-DMAC10.html) |
Families Citing this family (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4722908A (en) * | 1986-08-28 | 1988-02-02 | Fairchild Semiconductor Corporation | Fabrication of a bipolar transistor with a polysilicon ribbon |
| JPH01110727A (ja) * | 1987-10-23 | 1989-04-27 | Nec Corp | 半導体装置の製造方法 |
| KR920004957B1 (ko) * | 1988-11-12 | 1992-06-22 | 현대 전자산업 주식회사 | 산화물 측면벽의 폴리실리콘 스페이서를 이용한 고저항 부하 제조방법 |
| US5151376A (en) * | 1990-05-31 | 1992-09-29 | Sgs-Thomson Microelectronics, Inc. | Method of making polycrystalline silicon resistors for integrated circuits |
| US5013680A (en) * | 1990-07-18 | 1991-05-07 | Micron Technology, Inc. | Process for fabricating a DRAM array having feature widths that transcend the resolution limit of available photolithography |
| US5177027A (en) * | 1990-08-17 | 1993-01-05 | Micron Technology, Inc. | Process for fabricating, on the edge of a silicon mesa, a MOSFET which has a spacer-shaped gate and a right-angled channel path |
| US5122848A (en) * | 1991-04-08 | 1992-06-16 | Micron Technology, Inc. | Insulated-gate vertical field-effect transistor with high current drive and minimum overlap capacitance |
| US5250450A (en) * | 1991-04-08 | 1993-10-05 | Micron Technology, Inc. | Insulated-gate vertical field-effect transistor with high current drive and minimum overlap capacitance |
| US5273934A (en) * | 1991-06-19 | 1993-12-28 | Siemens Aktiengesellschaft | Method for producing a doped region in a substrate |
| US5182627A (en) * | 1991-09-30 | 1993-01-26 | Sgs-Thomson Microelectronics, Inc. | Interconnect and resistor for integrated circuits |
| EP1403909A1 (en) * | 2002-09-30 | 2004-03-31 | STMicroelectronics S.r.l. | Process for manufactoring integrated resistive elements with silicidation protection |
Family Cites Families (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4332070A (en) * | 1977-01-19 | 1982-06-01 | Fairchild Camera & Instrument Corp. | Method for forming a headless resistor utilizing selective diffusion and special contact formation |
| US4234362A (en) * | 1978-11-03 | 1980-11-18 | International Business Machines Corporation | Method for forming an insulator between layers of conductive material |
| US4209350A (en) * | 1978-11-03 | 1980-06-24 | International Business Machines Corporation | Method for forming diffusions having narrow dimensions utilizing reactive ion etching |
| US4209349A (en) * | 1978-11-03 | 1980-06-24 | International Business Machines Corporation | Method for forming a narrow dimensioned mask opening on a silicon body utilizing reactive ion etching |
| FR2445617A1 (fr) * | 1978-12-28 | 1980-07-25 | Ibm France | Resistance a tension de claquage amelioree obtenue par une double implantation ionique dans un substrat semi-conducteur et son procede de fabrication |
| US4333227A (en) * | 1979-11-29 | 1982-06-08 | International Business Machines Corporation | Process for fabricating a self-aligned micrometer bipolar transistor device |
| US4508579A (en) * | 1981-03-30 | 1985-04-02 | International Business Machines Corporation | Lateral device structures using self-aligned fabrication techniques |
-
1982
- 1982-12-13 US US06/449,122 patent/US4464212A/en not_active Expired - Lifetime
-
1983
- 1983-07-14 JP JP58127057A patent/JPS59115553A/ja active Granted
- 1983-11-03 EP EP83110966A patent/EP0113405B1/en not_active Expired
- 1983-11-03 DE DE8383110966T patent/DE3380613D1/de not_active Expired
Also Published As
| Publication number | Publication date |
|---|---|
| EP0113405B1 (en) | 1989-09-20 |
| US4464212A (en) | 1984-08-07 |
| JPS59115553A (ja) | 1984-07-04 |
| EP0113405A2 (en) | 1984-07-18 |
| DE3380613D1 (en) | 1989-10-26 |
| EP0113405A3 (en) | 1986-07-23 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US6346729B1 (en) | Pseudo silicon on insulator MOSFET device | |
| US4209349A (en) | Method for forming a narrow dimensioned mask opening on a silicon body utilizing reactive ion etching | |
| EP0083785B1 (en) | Method of forming self-aligned field effect transistors in integrated circuit structures | |
| US4338138A (en) | Process for fabricating a bipolar transistor | |
| EP0083089B1 (en) | Process for forming self-aligned metallization patterns for semiconductor devices | |
| EP0036573A2 (en) | Method for making a polysilicon conductor structure | |
| US4691435A (en) | Method for making Schottky diode having limited area self-aligned guard ring | |
| US5580797A (en) | Method of making SOI Transistor | |
| EP0083784B1 (en) | Procedure for manufacturing integrated circuit devices having sub-micrometer dimension elements, and resulting structure | |
| US5705839A (en) | Gate spacer to control the base width of a lateral bipolar junction transistor using SOI technology | |
| JPS6236389B2 (cg-RX-API-DMAC10.html) | ||
| US5026663A (en) | Method of fabricating a structure having self-aligned diffused junctions | |
| JPH0228901B2 (cg-RX-API-DMAC10.html) | ||
| US4298402A (en) | Method of fabricating self-aligned lateral bipolar transistor utilizing special masking techniques | |
| US5610087A (en) | Method for fabricating narrow base width lateral bipolar junction transistor, on SOI layer | |
| US5728613A (en) | Method of using an insulator spacer to form a narrow base width lateral bipolar junction transistor | |
| JP3190144B2 (ja) | 半導体集積回路の製造方法 | |
| JP2537940B2 (ja) | Mos型半導体装置の製造方法 | |
| JPH0661343A (ja) | 半導体装置の製造方法 | |
| KR940010920B1 (ko) | Soi 구조의 반도체 장치 제조 방법 | |
| JPH0529330A (ja) | 半導体装置の製造方法 | |
| JP3063122B2 (ja) | 半導体装置およびその製造方法 | |
| JPH0272632A (ja) | 半導体装置の製造方法 | |
| JPS59220968A (ja) | 半導体装置の製造方法 | |
| JP2766177B2 (ja) | 半導体装置およびその製造方法 |