JPH0214787B2 - - Google Patents

Info

Publication number
JPH0214787B2
JPH0214787B2 JP57068208A JP6820882A JPH0214787B2 JP H0214787 B2 JPH0214787 B2 JP H0214787B2 JP 57068208 A JP57068208 A JP 57068208A JP 6820882 A JP6820882 A JP 6820882A JP H0214787 B2 JPH0214787 B2 JP H0214787B2
Authority
JP
Japan
Prior art keywords
brazing
ceramic substrate
lead pins
lead
lead pin
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
JP57068208A
Other languages
English (en)
Japanese (ja)
Other versions
JPS58184748A (ja
Inventor
Hitoshi Tsuji
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Tanaka Kikinzoku Kogyo KK
Original Assignee
Tanaka Kikinzoku Kogyo KK
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Tanaka Kikinzoku Kogyo KK filed Critical Tanaka Kikinzoku Kogyo KK
Priority to JP57068208A priority Critical patent/JPS58184748A/ja
Publication of JPS58184748A publication Critical patent/JPS58184748A/ja
Publication of JPH0214787B2 publication Critical patent/JPH0214787B2/ja
Granted legal-status Critical Current

Links

Classifications

    • H10W70/093

Landscapes

  • Lead Frames For Integrated Circuits (AREA)
JP57068208A 1982-04-23 1982-04-23 半導体用リ−ドピンのろう付方法 Granted JPS58184748A (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP57068208A JPS58184748A (ja) 1982-04-23 1982-04-23 半導体用リ−ドピンのろう付方法

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP57068208A JPS58184748A (ja) 1982-04-23 1982-04-23 半導体用リ−ドピンのろう付方法

Publications (2)

Publication Number Publication Date
JPS58184748A JPS58184748A (ja) 1983-10-28
JPH0214787B2 true JPH0214787B2 (enExample) 1990-04-10

Family

ID=13367142

Family Applications (1)

Application Number Title Priority Date Filing Date
JP57068208A Granted JPS58184748A (ja) 1982-04-23 1982-04-23 半導体用リ−ドピンのろう付方法

Country Status (1)

Country Link
JP (1) JPS58184748A (enExample)

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4864568B2 (ja) * 2006-06-30 2012-02-01 株式会社ダイヘン 路上設置形変圧器装置

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4824009A (en) * 1981-12-31 1989-04-25 International Business Machines Corporation Process for braze attachment of electronic package members

Also Published As

Publication number Publication date
JPS58184748A (ja) 1983-10-28

Similar Documents

Publication Publication Date Title
US3986255A (en) Process for electrically interconnecting chips with substrates employing gold alloy bumps and magnetic materials therein
US6307160B1 (en) High-strength solder interconnect for copper/electroless nickel/immersion gold metallization solder pad and method
CN100521130C (zh) 在引线框上形成倒装芯片半导体封装的方法
DE69018846T2 (de) Keramische Packung vom Halbleiteranordnungstyp und Verfahren zum Zusammensetzen derselben.
US4518112A (en) Process for controlled braze joining of electronic packaging elements
JP4130508B2 (ja) 半田接合方法及び電子装置の製造方法
US7604152B2 (en) Method for manufacturing a printed circuit board for electronic devices and an electronic device using the same
JPH0214787B2 (enExample)
TWI576933B (zh) 封裝結構的形成方法
US11978711B2 (en) Solder ball application for singular die
US6943435B2 (en) Lead pin with Au-Ge based brazing material
JP3086086B2 (ja) 回路端子へのリードピンの接合方法
US4765528A (en) Plating process for an electronic part
JPH0226787B2 (enExample)
JPH0226786B2 (enExample)
CN110744163A (zh) 一种抗热迁移微焊点结构及其制备方法
JPH0550142B2 (enExample)
JPH10144850A (ja) 接続ピンと基板実装方法
JPH06264284A (ja) 配線基板の形成方法
Hall et al. Recent advances in solder bond technology for microelectronic packaging
JPS5926985A (ja) ガラスまたはセラミツクスと銅とのろう付け結合方法
JP3311376B2 (ja) バンプ形成方法
JPH02109339A (ja) 電極付半導体チップ及びその実装方法
JP2004058085A (ja) 鉛フリーはんだ合金
JPH03184353A (ja) バンプ付フィルムキャリア及びその製造方法