JPH0214787B2 - - Google Patents
Info
- Publication number
- JPH0214787B2 JPH0214787B2 JP57068208A JP6820882A JPH0214787B2 JP H0214787 B2 JPH0214787 B2 JP H0214787B2 JP 57068208 A JP57068208 A JP 57068208A JP 6820882 A JP6820882 A JP 6820882A JP H0214787 B2 JPH0214787 B2 JP H0214787B2
- Authority
- JP
- Japan
- Prior art keywords
- brazing
- ceramic substrate
- lead pins
- lead
- lead pin
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/4853—Connection or disconnection of other leads to or from a metallisation, e.g. pins, wires, bumps
Landscapes
- Engineering & Computer Science (AREA)
- Ceramic Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Lead Frames For Integrated Circuits (AREA)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP6820882A JPS58184748A (ja) | 1982-04-23 | 1982-04-23 | 半導体用リ−ドピンのろう付方法 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP6820882A JPS58184748A (ja) | 1982-04-23 | 1982-04-23 | 半導体用リ−ドピンのろう付方法 |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS58184748A JPS58184748A (ja) | 1983-10-28 |
JPH0214787B2 true JPH0214787B2 (enrdf_load_stackoverflow) | 1990-04-10 |
Family
ID=13367142
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP6820882A Granted JPS58184748A (ja) | 1982-04-23 | 1982-04-23 | 半導体用リ−ドピンのろう付方法 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS58184748A (enrdf_load_stackoverflow) |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4864568B2 (ja) * | 2006-06-30 | 2012-02-01 | 株式会社ダイヘン | 路上設置形変圧器装置 |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4824009A (en) * | 1981-12-31 | 1989-04-25 | International Business Machines Corporation | Process for braze attachment of electronic package members |
-
1982
- 1982-04-23 JP JP6820882A patent/JPS58184748A/ja active Granted
Also Published As
Publication number | Publication date |
---|---|
JPS58184748A (ja) | 1983-10-28 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US3986255A (en) | Process for electrically interconnecting chips with substrates employing gold alloy bumps and magnetic materials therein | |
US6307160B1 (en) | High-strength solder interconnect for copper/electroless nickel/immersion gold metallization solder pad and method | |
US6550666B2 (en) | Method for forming a flip chip on leadframe semiconductor package | |
DE69018846T2 (de) | Keramische Packung vom Halbleiteranordnungstyp und Verfahren zum Zusammensetzen derselben. | |
US7604152B2 (en) | Method for manufacturing a printed circuit board for electronic devices and an electronic device using the same | |
US4518112A (en) | Process for controlled braze joining of electronic packaging elements | |
JP4130508B2 (ja) | 半田接合方法及び電子装置の製造方法 | |
US11978711B2 (en) | Solder ball application for singular die | |
JPH0214787B2 (enrdf_load_stackoverflow) | ||
TWI576933B (zh) | 封裝結構的形成方法 | |
US6943435B2 (en) | Lead pin with Au-Ge based brazing material | |
JP3086086B2 (ja) | 回路端子へのリードピンの接合方法 | |
US4765528A (en) | Plating process for an electronic part | |
JPH0226787B2 (enrdf_load_stackoverflow) | ||
JPH0226786B2 (enrdf_load_stackoverflow) | ||
CN110744163A (zh) | 一种抗热迁移微焊点结构及其制备方法 | |
JPH0550142B2 (enrdf_load_stackoverflow) | ||
JPH10144850A (ja) | 接続ピンと基板実装方法 | |
JPS5926985A (ja) | ガラスまたはセラミツクスと銅とのろう付け結合方法 | |
Hall et al. | Recent advances in solder bond technology for microelectronic packaging | |
KR950008697B1 (ko) | Tab 테이프 | |
JP3311376B2 (ja) | バンプ形成方法 | |
JPH02109339A (ja) | 電極付半導体チップ及びその実装方法 | |
JP2004058085A (ja) | 鉛フリーはんだ合金 | |
Lee et al. | Comparison of the shear strength and reliability between gold-plated and bare copper lands of a BGA package |