JP7761524B2 - 半導体装置及び半導体装置の製造方法 - Google Patents

半導体装置及び半導体装置の製造方法

Info

Publication number
JP7761524B2
JP7761524B2 JP2022074506A JP2022074506A JP7761524B2 JP 7761524 B2 JP7761524 B2 JP 7761524B2 JP 2022074506 A JP2022074506 A JP 2022074506A JP 2022074506 A JP2022074506 A JP 2022074506A JP 7761524 B2 JP7761524 B2 JP 7761524B2
Authority
JP
Japan
Prior art keywords
layer
film
semiconductor device
electrode film
wiring layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
JP2022074506A
Other languages
English (en)
Japanese (ja)
Other versions
JP2023163540A5 (enExample
JP2023163540A (ja
Inventor
英治 平岩
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Renesas Electronics Corp
Original Assignee
Renesas Electronics Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Renesas Electronics Corp filed Critical Renesas Electronics Corp
Priority to JP2022074506A priority Critical patent/JP7761524B2/ja
Priority to US18/176,671 priority patent/US20230352397A1/en
Publication of JP2023163540A publication Critical patent/JP2023163540A/ja
Publication of JP2023163540A5 publication Critical patent/JP2023163540A5/ja
Application granted granted Critical
Publication of JP7761524B2 publication Critical patent/JP7761524B2/ja
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/5222Capacitive arrangements or effects of, or between wiring layers
    • H01L23/5223Capacitor integral with wiring layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3205Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
    • H01L21/321After treatment
    • H01L21/3213Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer
    • H01L21/32133Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only
    • H01L21/32135Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only by vapour etching only

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • General Physics & Mathematics (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • General Chemical & Material Sciences (AREA)
  • Chemical & Material Sciences (AREA)
  • Manufacturing & Machinery (AREA)
  • Chemical Kinetics & Catalysis (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
  • Semiconductor Integrated Circuits (AREA)
JP2022074506A 2022-04-28 2022-04-28 半導体装置及び半導体装置の製造方法 Active JP7761524B2 (ja)

Priority Applications (2)

Application Number Priority Date Filing Date Title
JP2022074506A JP7761524B2 (ja) 2022-04-28 2022-04-28 半導体装置及び半導体装置の製造方法
US18/176,671 US20230352397A1 (en) 2022-04-28 2023-03-01 Semiconductor device and method of manufacturing the semiconductor device

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP2022074506A JP7761524B2 (ja) 2022-04-28 2022-04-28 半導体装置及び半導体装置の製造方法

Publications (3)

Publication Number Publication Date
JP2023163540A JP2023163540A (ja) 2023-11-10
JP2023163540A5 JP2023163540A5 (enExample) 2024-09-24
JP7761524B2 true JP7761524B2 (ja) 2025-10-28

Family

ID=88512641

Family Applications (1)

Application Number Title Priority Date Filing Date
JP2022074506A Active JP7761524B2 (ja) 2022-04-28 2022-04-28 半導体装置及び半導体装置の製造方法

Country Status (2)

Country Link
US (1) US20230352397A1 (enExample)
JP (1) JP7761524B2 (enExample)

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2005311299A (ja) 2004-03-26 2005-11-04 Hitachi Ltd 半導体装置及びその製造方法
JP2014165458A (ja) 2013-02-27 2014-09-08 Rohm Co Ltd 半導体装置および半導体装置の製造方法
JP2015230959A (ja) 2014-06-04 2015-12-21 ルネサスエレクトロニクス株式会社 半導体装置

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2005311299A (ja) 2004-03-26 2005-11-04 Hitachi Ltd 半導体装置及びその製造方法
JP2014165458A (ja) 2013-02-27 2014-09-08 Rohm Co Ltd 半導体装置および半導体装置の製造方法
JP2015230959A (ja) 2014-06-04 2015-12-21 ルネサスエレクトロニクス株式会社 半導体装置

Also Published As

Publication number Publication date
JP2023163540A (ja) 2023-11-10
US20230352397A1 (en) 2023-11-02

Similar Documents

Publication Publication Date Title
US6853003B2 (en) Semiconductor devices with capacitors of metal/insulator/metal structure and methods for forming the same
US7808077B2 (en) Semiconductor device and method for fabricating the same
US6495452B1 (en) Method to reduce capacitance for copper interconnect structures
KR100385954B1 (ko) 국부 식각 저지 물질층을 갖는 비트라인 스터드 상의 비트라인 랜딩 패드와 비경계 컨택을 갖는 반도체 소자 및 그제조방법
JP4317015B2 (ja) カーボン含有アンチヒューズ材料を使用した金属対金属アンチヒューズ
US7307000B2 (en) Method of fabricating a capacitor for a semiconductor device
KR102558608B1 (ko) 감광 방법에 의한 상호 접속부 및 기타 구조물 패턴화
JP4323872B2 (ja) Mimキャパシタ及びその製造方法
JP7761524B2 (ja) 半導体装置及び半導体装置の製造方法
US6967150B2 (en) Method of forming self-aligned contact in fabricating semiconductor device
JP2003158190A (ja) 半導体装置およびその製造方法
US6358792B1 (en) Method for fabricating metal capacitor
JP2005191182A (ja) 半導体装置及びその製造方法
JP3030550B2 (ja) アナログ半導体装置の製造方法
US20220123100A1 (en) Semiconductor device and method of manufacturing the same
JP7716362B2 (ja) 半導体装置
US20050110143A1 (en) Capacitor of semiconductor device applying damascene process and method of fabricating the same
KR100724249B1 (ko) 반도체 소자 제조 방법
US20250192025A1 (en) Semiconductor device and method of manufacturing the same
KR100499637B1 (ko) 반도체 소자 제조 방법
JP2025153598A (ja) 半導体装置及び半導体装置の製造方法
TW202449881A (zh) 半導體裝置與其製造方法
JP5460127B2 (ja) 半導体装置およびその製造方法
CN114256143A (zh) 半导体制造方法和半导体结构
KR20010111036A (ko) 반도체 장치를 제조하기 위한 방법

Legal Events

Date Code Title Description
A521 Request for written amendment filed

Free format text: JAPANESE INTERMEDIATE CODE: A523

Effective date: 20240912

A621 Written request for application examination

Free format text: JAPANESE INTERMEDIATE CODE: A621

Effective date: 20240912

A977 Report on retrieval

Free format text: JAPANESE INTERMEDIATE CODE: A971007

Effective date: 20250521

A131 Notification of reasons for refusal

Free format text: JAPANESE INTERMEDIATE CODE: A131

Effective date: 20250527

A521 Request for written amendment filed

Free format text: JAPANESE INTERMEDIATE CODE: A523

Effective date: 20250711

TRDD Decision of grant or rejection written
A01 Written decision to grant a patent or to grant a registration (utility model)

Free format text: JAPANESE INTERMEDIATE CODE: A01

Effective date: 20250930

A61 First payment of annual fees (during grant procedure)

Free format text: JAPANESE INTERMEDIATE CODE: A61

Effective date: 20251016

R150 Certificate of patent or registration of utility model

Ref document number: 7761524

Country of ref document: JP

Free format text: JAPANESE INTERMEDIATE CODE: R150