JP4989931B2 - プログラム可能な、レシーバの等化回路および方法 - Google Patents
プログラム可能な、レシーバの等化回路および方法 Download PDFInfo
- Publication number
- JP4989931B2 JP4989931B2 JP2006193262A JP2006193262A JP4989931B2 JP 4989931 B2 JP4989931 B2 JP 4989931B2 JP 2006193262 A JP2006193262 A JP 2006193262A JP 2006193262 A JP2006193262 A JP 2006193262A JP 4989931 B2 JP4989931 B2 JP 4989931B2
- Authority
- JP
- Japan
- Prior art keywords
- frequency
- stage
- gain
- circuit
- data signal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L25/00—Baseband systems
- H04L25/02—Details ; arrangements for supplying electrical power along data transmission lines
- H04L25/03—Shaping networks in transmitter or receiver, e.g. adaptive shaping networks
- H04L25/03878—Line equalisers; line build-out devices
- H04L25/03885—Line equalisers; line build-out devices adaptive
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04B—TRANSMISSION
- H04B3/00—Line transmission systems
- H04B3/02—Details
- H04B3/04—Control of transmission; Equalising
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L25/00—Baseband systems
- H04L25/02—Details ; arrangements for supplying electrical power along data transmission lines
- H04L25/03—Shaping networks in transmitter or receiver, e.g. adaptive shaping networks
- H04L25/03006—Arrangements for removing intersymbol interference
- H04L25/03012—Arrangements for removing intersymbol interference operating in the time domain
- H04L25/03019—Arrangements for removing intersymbol interference operating in the time domain adaptive, i.e. capable of adjustment during data reception
Landscapes
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Power Engineering (AREA)
- Cable Transmission Systems, Equalization Of Radio And Reduction Of Echo (AREA)
- Dc Digital Transmission (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US11/182,658 | 2005-07-14 | ||
| US11/182,658 US7697600B2 (en) | 2005-07-14 | 2005-07-14 | Programmable receiver equalization circuitry and methods |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2012022868A Division JP5529904B2 (ja) | 2005-07-14 | 2012-02-06 | プログラム可能な、レシーバの等化回路および方法 |
Publications (3)
| Publication Number | Publication Date |
|---|---|
| JP2007028625A JP2007028625A (ja) | 2007-02-01 |
| JP2007028625A5 JP2007028625A5 (enExample) | 2009-08-20 |
| JP4989931B2 true JP4989931B2 (ja) | 2012-08-01 |
Family
ID=37198748
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2006193262A Expired - Fee Related JP4989931B2 (ja) | 2005-07-14 | 2006-07-13 | プログラム可能な、レシーバの等化回路および方法 |
| JP2012022868A Expired - Fee Related JP5529904B2 (ja) | 2005-07-14 | 2012-02-06 | プログラム可能な、レシーバの等化回路および方法 |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2012022868A Expired - Fee Related JP5529904B2 (ja) | 2005-07-14 | 2012-02-06 | プログラム可能な、レシーバの等化回路および方法 |
Country Status (4)
| Country | Link |
|---|---|
| US (1) | US7697600B2 (enExample) |
| EP (2) | EP1744510B1 (enExample) |
| JP (2) | JP4989931B2 (enExample) |
| CN (1) | CN1897474B (enExample) |
Families Citing this family (22)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| EP1447950A1 (en) * | 2003-02-14 | 2004-08-18 | Vrije Universiteit Brussel | Low voltage adaptive equalizer |
| US7760799B2 (en) * | 2005-09-28 | 2010-07-20 | Altera Corporation | Programmable digital equalization control circuitry and methods |
| EP2087677A2 (en) * | 2006-11-23 | 2009-08-12 | Nxp B.V. | Single communication channel between a contactless frontend device and a transceiver device |
| US7782088B1 (en) | 2007-02-15 | 2010-08-24 | Altera Corporation | Sharing adaptive dispersion compensation engine among programmable logic device serial interface channels |
| US8208528B1 (en) | 2007-12-13 | 2012-06-26 | Altera Corporation | Programmable adaptation convergence detection |
| US8989214B2 (en) * | 2007-12-17 | 2015-03-24 | Altera Corporation | High-speed serial data signal receiver circuitry |
| US8175143B1 (en) | 2008-02-26 | 2012-05-08 | Altera Corporation | Adaptive equalization using data level detection |
| US8558955B2 (en) * | 2008-11-03 | 2013-10-15 | Intersil Americas Inc. | Cable equalization locking |
| JP5664295B2 (ja) * | 2011-02-03 | 2015-02-04 | 富士通株式会社 | 通信装置および通信装置設定方法 |
| US8937990B2 (en) * | 2012-08-31 | 2015-01-20 | Fujitsu Limited | Low-frequency equalizer circuit for a high-speed broadband signal |
| US9608728B1 (en) | 2014-01-24 | 2017-03-28 | Altera Corporation | Integrated circuit device with field programmable optical array |
| US10084618B2 (en) * | 2014-03-20 | 2018-09-25 | Mitsubishi Electric Corporation | Processing circuit and signal correction method |
| US9350529B1 (en) * | 2015-03-23 | 2016-05-24 | Realtek Semiconductor Corp. | Method and apparatus for detecting logical signal |
| TWI599172B (zh) * | 2015-03-09 | 2017-09-11 | 瑞昱半導體股份有限公司 | 用於偵測邏輯訊號之方法與裝置 |
| KR102409823B1 (ko) * | 2017-08-17 | 2022-06-17 | 삼성디스플레이 주식회사 | 표시 패널 구동 회로 및 이를 구비한 표시 장치 |
| CN109831398B (zh) * | 2018-12-29 | 2021-11-26 | 晶晨半导体(上海)股份有限公司 | 一种串行数据接收器的多级均衡器增益的自动调整方法 |
| US11438064B2 (en) * | 2020-01-10 | 2022-09-06 | Macom Technology Solutions Holdings, Inc. | Optimal equalization partitioning |
| US11575437B2 (en) | 2020-01-10 | 2023-02-07 | Macom Technology Solutions Holdings, Inc. | Optimal equalization partitioning |
| US11206161B1 (en) | 2020-09-16 | 2021-12-21 | Nxp B.V. | Adaptive equilizer and gain controller |
| US11177986B1 (en) * | 2020-11-24 | 2021-11-16 | Texas Instruments Incorporated | Lane adaptation in high-speed serial links |
| CN114338310A (zh) * | 2021-12-29 | 2022-04-12 | 苏州芯格微电子有限公司 | 用于数字显示接口的可编程高频高增益均衡器及增益方法 |
| CN118337945B (zh) * | 2024-06-17 | 2024-08-09 | 诸暨市融媒体中心 | 视音频的传输方法、装置及转播车 |
Family Cites Families (27)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US3568100A (en) * | 1967-12-26 | 1971-03-02 | Bell Telephone Labor Inc | Automatic equalizer for digital transmission systems |
| JPS593898B2 (ja) * | 1978-02-28 | 1984-01-26 | 富士通株式会社 | 通信方式 |
| US4430744A (en) * | 1981-12-18 | 1984-02-07 | Gte Automatic Electric Incorporated | Adaptive IF equalizer for digital transmission |
| JPS6162241A (ja) * | 1984-09-04 | 1986-03-31 | Nec Corp | スイツチトキヤパシタ自動線路等化器 |
| JPS62274936A (ja) * | 1986-05-23 | 1987-11-28 | Meidensha Electric Mfg Co Ltd | 伝送信号の波形再生回路 |
| US4887278A (en) * | 1986-07-29 | 1989-12-12 | Integrated Network Corporation | Equalizer for digital transmission systems |
| JPH0683111B2 (ja) * | 1987-12-24 | 1994-10-19 | 富士通株式会社 | ▲√f▼自動利得制御増幅器 |
| JP2830087B2 (ja) * | 1989-06-30 | 1998-12-02 | ソニー株式会社 | 周波数特性補正回路 |
| US5257286A (en) * | 1990-11-13 | 1993-10-26 | Level One Communications, Inc. | High frequency receive equalizer |
| JP3217079B2 (ja) * | 1991-02-14 | 2001-10-09 | 株式会社日立製作所 | 半導体集積回路 |
| US5668831A (en) * | 1995-06-07 | 1997-09-16 | Discovision Associates | Signal processing apparatus and method |
| US5642079A (en) * | 1995-09-29 | 1997-06-24 | Dallas Semiconductor Corporation | Amplifier with pole/zero compensation |
| JP3576702B2 (ja) * | 1996-06-12 | 2004-10-13 | 富士通株式会社 | 可変ハイパスフィルタ |
| US6303922B1 (en) * | 1997-07-21 | 2001-10-16 | Ortel Corporation | Range-switching optical receiver with high sensitivity and wide dynamic range |
| KR19990084784A (ko) * | 1998-05-11 | 1999-12-06 | 윤종용 | 피.지.에이, 협대역 잡음제거 장치 및 이들을 구비한 초고속 디지털 가입자 회선 수신기 |
| US6249544B1 (en) * | 1998-11-13 | 2001-06-19 | Broadcom Corporation | System and method for high-speed decoding and ISI compensation in a multi-pair transceiver system |
| US6424480B1 (en) * | 1999-09-28 | 2002-07-23 | Koninklijke Philips Electronics N.V. | Magnetic medium storage apparatus with read channel having a programmable write-to-read suppression |
| US20040138876A1 (en) * | 2003-01-10 | 2004-07-15 | Nokia Corporation | Method and apparatus for artificial bandwidth expansion in speech processing |
| US7164711B2 (en) * | 2003-01-22 | 2007-01-16 | Agere Systems Inc. | Programmable receive-side channel equalizer |
| US6870404B1 (en) * | 2003-08-28 | 2005-03-22 | Altera Corporation | Programmable differential capacitors for equalization circuits |
| CN100556011C (zh) * | 2003-09-23 | 2009-10-28 | Nxp股份有限公司 | 自适应滤波器 |
| US7239849B2 (en) * | 2003-11-04 | 2007-07-03 | Altera Corporation | Adaptive communication methods and apparatus |
| US7272178B2 (en) * | 2003-12-08 | 2007-09-18 | Freescale Semiconductor, Inc. | Method and apparatus for controlling the bandwidth frequency of an analog filter |
| US7233164B2 (en) * | 2003-12-17 | 2007-06-19 | Rambus Inc. | Offset cancellation in a multi-level signaling system |
| JP2005223877A (ja) * | 2004-01-05 | 2005-08-18 | Renesas Technology Corp | 高周波電力増幅回路 |
| US6894632B1 (en) * | 2004-01-14 | 2005-05-17 | Northrop Grumman Corporation | Programmable analog-to-digital converter |
| EP1615351A1 (en) * | 2004-07-09 | 2006-01-11 | Vrije Universiteit Brussel | Multistage equalizer |
-
2005
- 2005-07-14 US US11/182,658 patent/US7697600B2/en not_active Expired - Fee Related
-
2006
- 2006-07-10 EP EP06014235.3A patent/EP1744510B1/en not_active Ceased
- 2006-07-10 EP EP13175861.7A patent/EP2658197B1/en not_active Ceased
- 2006-07-13 JP JP2006193262A patent/JP4989931B2/ja not_active Expired - Fee Related
- 2006-07-14 CN CN2006101018987A patent/CN1897474B/zh not_active Expired - Fee Related
-
2012
- 2012-02-06 JP JP2012022868A patent/JP5529904B2/ja not_active Expired - Fee Related
Also Published As
| Publication number | Publication date |
|---|---|
| EP2658197A2 (en) | 2013-10-30 |
| EP1744510B1 (en) | 2018-09-05 |
| US20070014344A1 (en) | 2007-01-18 |
| US7697600B2 (en) | 2010-04-13 |
| EP1744510A3 (en) | 2009-09-09 |
| JP2007028625A (ja) | 2007-02-01 |
| CN1897474B (zh) | 2012-07-18 |
| EP2658197B1 (en) | 2018-09-19 |
| CN1897474A (zh) | 2007-01-17 |
| JP5529904B2 (ja) | 2014-06-25 |
| JP2012130047A (ja) | 2012-07-05 |
| EP2658197A3 (en) | 2014-04-02 |
| EP1744510A2 (en) | 2007-01-17 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP5529904B2 (ja) | プログラム可能な、レシーバの等化回路および方法 | |
| US9705708B1 (en) | Integrated circuit with continuously adaptive equalization circuitry | |
| US6794900B2 (en) | Method and circuit for pre-emphasis equalization in high speed data communications | |
| US7974337B2 (en) | High speed receive equalizer architecture | |
| US9172566B1 (en) | Methods and apparatus for multiple-stage CTLE adaptation | |
| EP1806850B1 (en) | Signal adjustment receiver circuitry | |
| US20040239369A1 (en) | Programmable peaking receiver and method | |
| US9917707B2 (en) | Adaptive cascaded equalization circuits with configurable roll-up frequency response for spectrum compensation | |
| US7702011B2 (en) | High-speed serial data receiver architecture | |
| JP2007028625A5 (enExample) | ||
| US10764092B2 (en) | Input termination circuits for high speed receivers | |
| CN115051718A (zh) | 用于有线通信中的发送驱动器的去加重控制器 | |
| US8081675B2 (en) | De-emphasizing cable equalizer | |
| US9602318B2 (en) | Closed-loop high-speed channel equalizer adaptation | |
| US20040141552A1 (en) | Programmable receive-side channel equalizer | |
| CN101110597A (zh) | 高速数据接收电路和方法 | |
| CN1242562C (zh) | 具输出电平积分对准的自适应均衡器 | |
| US9537681B1 (en) | Multimode equalization circuitry | |
| US7804892B1 (en) | Circuitry for providing programmable decision feedback equalization | |
| WO2008100722A1 (en) | Multi-stage differential warping amplifier and method | |
| US20040131128A1 (en) | Impedance controlled transmitter with adaptive compensation for chip-to-chip communication |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20090703 |
|
| A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20090703 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20100630 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20110124 |
|
| A601 | Written request for extension of time |
Free format text: JAPANESE INTERMEDIATE CODE: A601 Effective date: 20110425 |
|
| A602 | Written permission of extension of time |
Free format text: JAPANESE INTERMEDIATE CODE: A602 Effective date: 20110428 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20110511 |
|
| A02 | Decision of refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A02 Effective date: 20111011 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20120206 |
|
| A911 | Transfer to examiner for re-examination before appeal (zenchi) |
Free format text: JAPANESE INTERMEDIATE CODE: A911 Effective date: 20120213 |
|
| TRDD | Decision of grant or rejection written | ||
| A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20120329 |
|
| A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 |
|
| A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20120501 |
|
| R150 | Certificate of patent or registration of utility model |
Free format text: JAPANESE INTERMEDIATE CODE: R150 |
|
| FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20150511 Year of fee payment: 3 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| LAPS | Cancellation because of no payment of annual fees |