JP2004135318A - 改善されたタイミングマージンを有する位相検出器 - Google Patents
改善されたタイミングマージンを有する位相検出器 Download PDFInfo
- Publication number
- JP2004135318A JP2004135318A JP2003323294A JP2003323294A JP2004135318A JP 2004135318 A JP2004135318 A JP 2004135318A JP 2003323294 A JP2003323294 A JP 2003323294A JP 2003323294 A JP2003323294 A JP 2003323294A JP 2004135318 A JP2004135318 A JP 2004135318A
- Authority
- JP
- Japan
- Prior art keywords
- input
- gate
- data
- clock
- signal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Withdrawn
Links
Images
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/02—Speed or phase control by the received code signals, the signals containing no special synchronisation information
- H04L7/033—Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/085—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal
- H03L7/091—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal the phase or frequency detector using a sampling device
Landscapes
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Synchronisation In Digital Transmission Systems (AREA)
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10/268,196 US6686777B1 (en) | 2002-10-09 | 2002-10-09 | Phase detector having improved timing margins |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JP2004135318A true JP2004135318A (ja) | 2004-04-30 |
| JP2004135318A5 JP2004135318A5 (enExample) | 2007-01-25 |
Family
ID=30443855
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2003323294A Withdrawn JP2004135318A (ja) | 2002-10-09 | 2003-09-16 | 改善されたタイミングマージンを有する位相検出器 |
Country Status (5)
| Country | Link |
|---|---|
| US (1) | US6686777B1 (enExample) |
| EP (1) | EP1408643B1 (enExample) |
| JP (1) | JP2004135318A (enExample) |
| CN (1) | CN100504403C (enExample) |
| DE (1) | DE60318162T2 (enExample) |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2010028662A (ja) * | 2008-07-23 | 2010-02-04 | Anritsu Corp | デマルチプレクサ |
| WO2019049524A1 (ja) * | 2017-09-11 | 2019-03-14 | ソニーセミコンダクタソリューションズ株式会社 | データ受信装置及びデータ送受信装置 |
Families Citing this family (13)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7505541B1 (en) * | 2003-01-17 | 2009-03-17 | Xilinx, Inc. | NRZ/PAM-4/PRML triple mode phase and data detector |
| US6956923B1 (en) * | 2003-01-17 | 2005-10-18 | Xilinx, Inc. | High speed phase detector architecture |
| US7805083B2 (en) * | 2003-04-28 | 2010-09-28 | Alcatel-Lucent Usa Inc. | Method and apparatus for data recovery in an optical transmission system |
| US7057435B2 (en) * | 2003-05-30 | 2006-06-06 | Regents Of The University Of California | Distributed delay-locked-based clock and data recovery systems |
| KR100479309B1 (ko) * | 2003-07-26 | 2005-03-28 | 삼성전자주식회사 | 위상차 검출 방법 및 이를 수행하기 위한 위상 검출기 |
| US7049869B2 (en) * | 2003-09-02 | 2006-05-23 | Gennum Corporation | Adaptive lock position circuit |
| CN1937605B (zh) * | 2005-09-19 | 2010-12-01 | 中兴通讯股份有限公司 | 一种相位获取装置 |
| US7873132B2 (en) * | 2005-09-21 | 2011-01-18 | Hewlett-Packard Development Company, L.P. | Clock recovery |
| KR100656464B1 (ko) * | 2005-12-28 | 2006-12-11 | 주식회사 하이닉스반도체 | 반도체 메모리의 출력 인에이블 신호 생성장치 및 방법 |
| US20080056403A1 (en) * | 2006-09-01 | 2008-03-06 | On Demand Microelectronics | Method and apparatus for timing recovery of pam signals |
| US8019022B2 (en) * | 2007-03-22 | 2011-09-13 | Mediatek Inc. | Jitter-tolerance-enhanced CDR using a GDCO-based phase detector |
| TWI555338B (zh) * | 2014-11-14 | 2016-10-21 | 円星科技股份有限公司 | 相位偵測器及相關的相位偵測方法 |
| US11283436B2 (en) * | 2019-04-25 | 2022-03-22 | Teradyne, Inc. | Parallel path delay line |
Family Cites Families (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5719508A (en) * | 1996-02-01 | 1998-02-17 | Northern Telecom, Ltd. | Loss of lock detector for master timing generator |
| CA2201695C (en) * | 1997-04-03 | 2004-08-10 | Gennum Corporation | Phase detector for high speed clock recovery from random binary signals |
| US6483871B1 (en) * | 1998-12-28 | 2002-11-19 | Nortel Networks Limited | Phase detector with adjustable set point |
-
2002
- 2002-10-09 US US10/268,196 patent/US6686777B1/en not_active Expired - Lifetime
-
2003
- 2003-05-26 EP EP03011844A patent/EP1408643B1/en not_active Expired - Lifetime
- 2003-05-26 DE DE60318162T patent/DE60318162T2/de not_active Expired - Fee Related
- 2003-07-18 CN CNB031459978A patent/CN100504403C/zh not_active Expired - Fee Related
- 2003-09-16 JP JP2003323294A patent/JP2004135318A/ja not_active Withdrawn
Cited By (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2010028662A (ja) * | 2008-07-23 | 2010-02-04 | Anritsu Corp | デマルチプレクサ |
| WO2019049524A1 (ja) * | 2017-09-11 | 2019-03-14 | ソニーセミコンダクタソリューションズ株式会社 | データ受信装置及びデータ送受信装置 |
| JPWO2019049524A1 (ja) * | 2017-09-11 | 2020-10-15 | ソニーセミコンダクタソリューションズ株式会社 | データ受信装置及びデータ送受信装置 |
| US11212074B2 (en) | 2017-09-11 | 2021-12-28 | Sony Semiconductor Solutions Corporation | Data reception device and data transmission/reception device |
| JP7186708B2 (ja) | 2017-09-11 | 2022-12-09 | ソニーセミコンダクタソリューションズ株式会社 | データ受信装置 |
Also Published As
| Publication number | Publication date |
|---|---|
| CN1488947A (zh) | 2004-04-14 |
| CN100504403C (zh) | 2009-06-24 |
| DE60318162D1 (de) | 2008-01-31 |
| DE60318162T2 (de) | 2008-12-04 |
| EP1408643B1 (en) | 2007-12-19 |
| EP1408643A1 (en) | 2004-04-14 |
| US6686777B1 (en) | 2004-02-03 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US5329559A (en) | Phase detector for very high frequency clock and data recovery circuits | |
| US8320770B2 (en) | Clock and data recovery for differential quadrature phase shift keying | |
| US7864911B2 (en) | System and method for implementing a phase detector to support a data transmission procedure | |
| US5374860A (en) | Multi-tap digital delay line | |
| US7474720B2 (en) | Clock and data recovery method and digital circuit for the same | |
| KR101696320B1 (ko) | 버스트-모드 펄스 폭 변조(pwm) 및 넌-리턴-투-제로(nrz) 데이터를 복원하기 위한 장치 및 방법 | |
| EP1016218B1 (en) | Phase detector for high speed clock recovery from random binary signals | |
| US8315349B2 (en) | Bang-bang phase detector with sub-rate clock | |
| JP2004135318A (ja) | 改善されたタイミングマージンを有する位相検出器 | |
| JP5397025B2 (ja) | クロック再生装置および電子機器 | |
| US9542354B2 (en) | Generating a parallel data signal by converting serial data of a serial data signal to parallel data | |
| KR20080018502A (ko) | 선형 위상검출기 및 그것을 포함하는 클럭 데이터 복원회로 | |
| JP2014222872A (ja) | クロック・データ・リカバリ回路で受信データ信号をトラッキングするためのシステム及び方法 | |
| JP2005506798A (ja) | 遷移検出、妥当正確認および記憶回路 | |
| US5463655A (en) | Single-ended pulse gating circuit | |
| KR100715701B1 (ko) | 4배속 오버 샘플링 방식 위상 검출기를 사용하는클럭/데이터 복원 회로 및 그 제어 방법 | |
| US11012077B2 (en) | Integrated circuit detecting frequency and phase of clock signal and clock and data recovery circuit including the integrated circuit | |
| JP2015100017A (ja) | 位相比較回路およびクロックデータリカバリ回路 | |
| US7127021B2 (en) | Interleaved pulse-extended phase detector | |
| JP2005150890A (ja) | 位相比較器、位相同期ループ回路、およびクロック・データ・リカバリ回路 | |
| CN112653451A (zh) | 时钟数据恢复装置 | |
| US20120126865A1 (en) | Clock regeneration circuit | |
| TW202426749A (zh) | 鎖相偵測器 | |
| HK1064445A (en) | Phase detector having improved timing margins | |
| KR101295900B1 (ko) | 위상 검출기 및 이를 포함하는 위상 고정 루프 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| RD03 | Notification of appointment of power of attorney |
Free format text: JAPANESE INTERMEDIATE CODE: A7423 Effective date: 20060322 |
|
| A711 | Notification of change in applicant |
Free format text: JAPANESE INTERMEDIATE CODE: A711 Effective date: 20060629 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20060907 |
|
| A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20060907 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20061201 |
|
| A761 | Written withdrawal of application |
Free format text: JAPANESE INTERMEDIATE CODE: A761 Effective date: 20070427 |