IT1151209B - Procedimento per la fabbricazione di un dispositivo a semiconduttori - Google Patents

Procedimento per la fabbricazione di un dispositivo a semiconduttori

Info

Publication number
IT1151209B
IT1151209B IT21430/82A IT2143082A IT1151209B IT 1151209 B IT1151209 B IT 1151209B IT 21430/82 A IT21430/82 A IT 21430/82A IT 2143082 A IT2143082 A IT 2143082A IT 1151209 B IT1151209 B IT 1151209B
Authority
IT
Italy
Prior art keywords
procedure
manufacture
semiconductor device
semiconductor
Prior art date
Application number
IT21430/82A
Other languages
English (en)
Other versions
IT8221430A0 (it
Inventor
Jean Serge Deslauriers
Hyman Joseph Levinstein
Original Assignee
Western Electric Co
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Western Electric Co filed Critical Western Electric Co
Publication of IT8221430A0 publication Critical patent/IT8221430A0/it
Application granted granted Critical
Publication of IT1151209B publication Critical patent/IT1151209B/it

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3205Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
    • H01L21/321After treatment
    • H01L21/3213Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer
    • H01L21/32133Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only
    • H01L21/32135Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only by vapour etching only
    • H01L21/32136Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only by vapour etching only using plasmas
    • H01L21/32137Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only by vapour etching only using plasmas of silicon-containing layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/28008Making conductor-insulator-semiconductor electrodes
    • H01L21/28017Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
    • H01L21/28026Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor
    • H01L21/28035Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor the final conductor layer next to the insulator being silicon, e.g. polysilicon, with or without impurities
    • H01L21/28044Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor the final conductor layer next to the insulator being silicon, e.g. polysilicon, with or without impurities the conductor comprising at least another non-silicon conductive layer
    • H01L21/28061Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor the final conductor layer next to the insulator being silicon, e.g. polysilicon, with or without impurities the conductor comprising at least another non-silicon conductive layer the conductor comprising a metal or metal silicide formed by deposition, e.g. sputter deposition, i.e. without a silicidation reaction

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Chemical & Material Sciences (AREA)
  • Chemical Kinetics & Catalysis (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • General Chemical & Material Sciences (AREA)
  • Plasma & Fusion (AREA)
  • Drying Of Semiconductors (AREA)
  • Electrodes Of Semiconductors (AREA)
IT21430/82A 1981-05-22 1982-05-21 Procedimento per la fabbricazione di un dispositivo a semiconduttori IT1151209B (it)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US26643381A 1981-05-22 1981-05-22

Publications (2)

Publication Number Publication Date
IT8221430A0 IT8221430A0 (it) 1982-05-21
IT1151209B true IT1151209B (it) 1986-12-17

Family

ID=23014579

Family Applications (1)

Application Number Title Priority Date Filing Date
IT21430/82A IT1151209B (it) 1981-05-22 1982-05-21 Procedimento per la fabbricazione di un dispositivo a semiconduttori

Country Status (8)

Country Link
JP (1) JPS57198633A (it)
BE (1) BE893251A (it)
CA (1) CA1202597A (it)
DE (1) DE3219284A1 (it)
FR (1) FR2506519B1 (it)
GB (1) GB2098931B (it)
IT (1) IT1151209B (it)
NL (1) NL8202103A (it)

Families Citing this family (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE3216823A1 (de) * 1982-05-05 1983-11-10 Siemens AG, 1000 Berlin und 8000 München Verfahren zum herstellen von strukturen von aus metallsilizid und polysilizium bestehenden doppelschichten auf integrierte halbleiterschaltungen enthaltenden substraten durch reaktives ionenaetzen
US4414057A (en) * 1982-12-03 1983-11-08 Inmos Corporation Anisotropic silicide etching process
DE3315719A1 (de) * 1983-04-29 1984-10-31 Siemens AG, 1000 Berlin und 8000 München Verfahren zum herstellen von strukturen von aus metallsiliziden bzw. silizid-polysilizium bestehenden doppelschichten fuer integrierte halbleiterschaltungen durch reaktives ionenaetzen
US4528066A (en) * 1984-07-06 1985-07-09 Ibm Corporation Selective anisotropic reactive ion etching process for polysilicide composite structures
NL8500771A (nl) * 1985-03-18 1986-10-16 Philips Nv Werkwijze voor het vervaardigen van een halfgeleiderinrichting waarbij een op een laag siliciumoxide aanwezige dubbellaag - bestaande uit poly-si en een silicide - in een plasma wordt geetst.
EP0229104A1 (en) * 1985-06-28 1987-07-22 AT&T Corp. Procedure for fabricating devices involving dry etching
DE4114741C2 (de) * 1990-07-04 1998-11-12 Mitsubishi Electric Corp Verfahren zur Bildung einer Leiterbahn auf einem Halbleitersubstrat
US6177337B1 (en) * 1998-01-06 2001-01-23 International Business Machines Corporation Method of reducing metal voids in semiconductor device interconnection

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5519873A (en) * 1978-07-28 1980-02-12 Mitsubishi Electric Corp Forming method of metallic layer pattern for semiconductor

Also Published As

Publication number Publication date
IT8221430A0 (it) 1982-05-21
NL8202103A (nl) 1982-12-16
GB2098931B (en) 1985-02-06
BE893251A (fr) 1982-09-16
FR2506519B1 (fr) 1985-07-26
GB2098931A (en) 1982-12-01
DE3219284A1 (de) 1982-12-16
DE3219284C2 (it) 1989-08-10
JPS57198633A (en) 1982-12-06
FR2506519A1 (fr) 1982-11-26
CA1202597A (en) 1986-04-01

Similar Documents

Publication Publication Date Title
IT1175917B (it) Procedimento per la fabbricazione di un dispositivo microminiatura
IT1173138B (it) Procedimento per la produzione di un dispositivo a semiconduttori
IT8319413A0 (it) Dispositivo a semiconduttori eprocedimento per la sua fabbricazione.
GB2151079B (en) Semiconductor device structures
IT8368102A0 (it) Procedimento per la fabbricazione di capi di vestiario
IT1167659B (it) Procedimento per la fabbricazione di un dispositivo a semiconduttori
IT1152146B (it) Procedimento per la produzione di nerofumo
DE3270600D1 (en) Semiconductor laser device
DE3161362D1 (en) The manufacture of a semiconductor device
DE3273925D1 (en) Semiconductor laser device
IT1139988B (it) Procedimento per la fabbricazione di un dispositivo a circuito integrato
FR2512286B1 (fr) Laser a semi-conducteur
DE3264100D1 (en) Semiconductor laser device
IT1154275B (it) Procedimento per la produzione di disolfuri di tiurame
DE3266915D1 (de) Semiconductor rectifier
IT1151209B (it) Procedimento per la fabbricazione di un dispositivo a semiconduttori
IT1149658B (it) Dispositivo a semiconduttori
IT8150042A0 (it) Procedimento e dispositivo per laproduzione di piastrine di semiconduttore
ES518662A0 (es) Procedimiento para la formacion de un dispositivo semiconductor.
IT1172120B (it) Procentimento per la produzione di agenti di carbocementazione
IT1139928B (it) Procedimento per la fabbricazione di un dispositivo a circuito integrato
DE3277352D1 (en) Improved emitter structure for semiconductor devices
IT8222563A0 (it) Dispositivo a semiconduttori eprocedimento per la sua fabbricazione.
IT8324070A0 (it) Metodo di fabbricazione di un dispositivo semiconduttore.
IT8319414A0 (it) Dispositivo a semiconduttori eprocedimento per la sua fabbricazione.

Legal Events

Date Code Title Description
TA Fee payment date (situation as of event date), data collected since 19931001

Effective date: 19970526