EP1959349A2 - Synchronisierter Multikanal-USB - Google Patents
Synchronisierter Multikanal-USB Download PDFInfo
- Publication number
- EP1959349A2 EP1959349A2 EP08155407A EP08155407A EP1959349A2 EP 1959349 A2 EP1959349 A2 EP 1959349A2 EP 08155407 A EP08155407 A EP 08155407A EP 08155407 A EP08155407 A EP 08155407A EP 1959349 A2 EP1959349 A2 EP 1959349A2
- Authority
- EP
- European Patent Office
- Prior art keywords
- usb
- signal
- devices
- local
- tokens
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/42—Bus transfer protocol, e.g. handshake; Synchronisation
- G06F13/4265—Bus transfer protocol, e.g. handshake; Synchronisation on a point to point bus
- G06F13/4278—Bus transfer protocol, e.g. handshake; Synchronisation on a point to point bus using an embedded synchronisation
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/42—Bus transfer protocol, e.g. handshake; Synchronisation
- G06F13/4247—Bus transfer protocol, e.g. handshake; Synchronisation on a daisy chain bus
- G06F13/426—Bus transfer protocol, e.g. handshake; Synchronisation on a daisy chain bus using an embedded synchronisation, e.g. Firewire bus, Fibre Channel bus, SSA bus
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04J—MULTIPLEX COMMUNICATION
- H04J3/00—Time-division multiplex systems
- H04J3/02—Details
- H04J3/06—Synchronising arrangements
- H04J3/0635—Clock or time synchronisation in a network
- H04J3/0682—Clock or time synchronisation in a network by delay compensation, e.g. by compensation of propagation delay or variations thereof, by ranging
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/0008—Synchronisation information channels, e.g. clock distribution lines
Definitions
- the present invention relates to a method and apparatus for synchronizing Universal Serial Bus (USB) devices, of particular but by no means exclusive application in synchronizing USB devices connected to a USB host with respect to each other and to an arbitrary precise degree.
- USB Universal Serial Bus
- USB specification is intended to facilitate the interoperation of devices from different vendors in an open architecture.
- USB data is encoded using differential signalling (viz. two wires transfer the information) in the form of the difference between the signal levels of those two wires.
- the USB specification is intended as an enhancement to the PC architecture, spanning portable, desktop and home environments.
- figure 1 is a schematic diagram of an illustrative prior art USB device 10 including a digitally controlled transducer 12.
- the device 10 includes a bus connector 14, digital I/O bus transfer circuitry 16, a microprocessor 18, and synchronization channel 20 for passing synchronization information including trigger and clock signals to the transducer 12.
- the device 10 is connected by means of the bus connector 14 to a digital bus 22 containing USB and synchronization signals.
- USB specification implicitly assumes that all devices are different. While this is true for the intended environments, which connect devices from a multiplicity of manufacturers, there exist other environments (such as certain common industrial or laboratory environments) that require a specification for operating multiple devices of a similar nature in a synchronized manner. The specification does not sufficiently address this issue. Such environments are typically those where testing, measuring or monitoring is performed, which may require the devices to be synchronized to a more accurate degree than is specified.
- the USB specification allows limited inter-device synchronization by providing a 1 kHz clock signal to all devices. However, many laboratory and industrial environments require synchronization at MHz frequencies and above.
- USB employs a tiered star topology 24, where hubs 26 provide attachment points for USB devices 28.
- the USB host controller 30 contains the root hub, which is the origin of all USB ports in the system.
- the root hub provides a number of USB ports to which USB functional devices or additional hubs may be attached.
- USB allows a maximum of 127 devices (including hubs) to be connected, with the restriction that any device may be at most 5 levels deep.
- the root hub in the host transmits a Start of Frame (SOF) signal packet every 1.0 ms to every device, the time between two SOF packets being termed a frame.
- SOF Start of Frame
- Each module receives this SOF packet at a different time, allowing for electrical delays inherent to USB topology.
- the topology implies that there may be a significant time delay (specified as at most 380 ns) for receiving the same signal between a device that is connected directly to the host controller and a device, which is 5 levels down. This is a severe restriction when there is a need to synchronize devices at MHz levels and above.
- Interrupt transfers allow guaranteed polling frequencies of devices with minimum periods of 125 ⁇ s
- Isochronous transfers guarantee a constant transfer rate.
- Both methods require there to be traffic between the device and host for synchronization to take place and therefore reserve more bandwidth for higher degrees of synchronization. This unfortunately means that the available USB bandwidth can be used up before the maximum number of devices has been connected.
- This approach also places on the host the great computational burden of keeping 127 devices synchronized to the host by means of software, yet still fails to address maintaining synchrony between the devices as to the host the individual devices represent separate processes.
- Devices that contain a physical transducer of some kind may require clock and trigger information.
- Such devices such as a laser diode with a modulated light output at 1 MHz, may use a clock signal to perform transducer functions at regular intervals or at a constant frequency.
- a trigger signal is usually used to start or end an operation at a set time. In the laser diode example, a trigger signal could be used to turn the modulated light output on or off.
- clock and trigger signals or information can be used to synchronize a multiplicity of devices to each other, provided the signals are common and simultaneous to all devices.
- synchronization information can be used to synchronize a multiplicity of devices to each other, provided the signals are common and simultaneous to all devices.
- 'Common' and 'simultaneously' here mean that the variation in time of these signals between the devices is less than a specified quantity, [] t .
- the modulation frequency of all devices would be the same, and their waveforms would be in-phase.
- the current USB specification (viz. 2.0) allows for delays in [] t of up to 0.35 ⁇ s. For a signal with a frequency of 1 MHz and a period of 1.0 ⁇ s, this delay represents almost half of the period. It is thus unusable as specified as a synchronization signal for routine use.
- USB specification - to the extent that it deals with inter-device synchronization - is mainly concerned with synchronizing a USB-CD audio stream sufficiently for output on a USB-speaker pair. The requirements of such an arrangement are in the kHz range and, for this, the USB provides ideal conditions. However, the specification does not address the potential problems of synchronizing 100 USB-speaker pairs.
- US Patent No. 6,343,364 to Leydier et al. discloses an example of frequency locking to USB traffic, which is directed toward a smart card reader.
- This patent teaches a local, free-running clock that is compared to USB SYNC and packet ID streams; its period is updated to match this frequency, resulting in a local clock with a nominal frequency of 1.5 MHz.
- This provides a degree of synchronization sufficient to read the smart card information into the host PC.
- inter-device synchronization is not addressed.
- neither a frequency lock to 1 kHz or better stability nor high accurate phase control is disclosed.
- US Patent No. 6,012,115 to Chambers et al. addresses the USB start of frame (SOF) periodicity and numbering for timing.
- SOF USB start of frame
- the disclosed invention allows a computer system to perform an accurate determination of the moment in time a predetermined event occurred within a real-time peripheral device by using the start of frame pulse transmitted from a USB host controller to peripheral devices connected to it.
- US Patent No. 6,092,210 to Larky et al. discloses a method for connecting two USB hosts for the purpose of data transfer, by employing a USB-to-USB connecting device for synchronizing local device clocks to the data streams of both USB hosts. Phase locked loops are used to synchronize local clocks and over-sampling is used to ensure that data loss does not occur.
- This document relates to the synchronization of two USB hosts with each other (and with limited accuracy), not to the synchronization of a multiplicity of USB devices to a single USB host.
- USB specification was written with audio applications in mind, and US Patent No. 5,761,537 to Sturges et al. describes how to synchronize two or more pairs of speakers with individual clocks, where one pair operates off a stereo audio circuit in the PC and the other pair is controlled by the USB. Since both speaker pairs use their own clocks, they need to be synchronized so this document teaches one technique for maintaining synchronization of the audio signals despite possible clock skew between the asynchronous clocks.
- the present invention also has all the advantages of USB, such as the ability to operate multiple devices via a tree architecture (up to a current total of 127 devices), hot-swap ability, auto-enumeration, ease-of-use, cross-operating system compatibility, and portability.
- the present invention provides a method and apparatus for synchronizing USB devices connected to a USB host with respect to each other.
- the present invention also provides a back plane that supplies common connection points and combinations of one or more of power, USB and synchronization signals to a variety of similar USB devices.
- the invention provides, in a first broad aspect, a method of providing a synchronized multichannel universal serial bus comprising supplementing the wires (or equivalent - possibly wireless - signal channels) as defined in the USB specification with synchronization information from an external source whereby a plurality of USB devices can be synchronized by means of said synchronization information.
- said synchronization information includes a trigger signal and a clock signal.
- synchronization information can be provided at essentially arbitrary frequencies.
- the invention provides a synchronized multichannel universal serial bus comprising circuitry to observe USB traffic and to lock a local clock signal of a USB device to a periodic signal contained in USB data traffic.
- the circuitry is adapted to lock said local clock signal to said periodic signal in phase, in frequency, or in both phase and frequency.
- said circuitry is operable to decode and lock to USB Start of Frame (SOF) packet tokens (or other periodic data structure).
- SOF USB Start of Frame
- the invention also provides a method of synchronizing a multichannel universal serial bus, comprising:
- the invention provides a synchronized multichannel universal serial bus having circuitry to observe the USB traffic at a plurality of points in a USB tree and to measure a round trip time of each of a plurality of individual packets, to obtain relative phases of individual USB devices in said tree.
- said circuitry is operable to measure the roundtrip time of an ACK packet associated with a particular transaction, whereby the relative phase of each device's local clock can be controlled so that all attached USB devices can be synchronized.
- the invention also provides a method of synchronizing a multichannel universal serial bus, comprising:
- the invention provides a method of providing a synchronized multichannel universal serial bus comprising:
- the trigger signal synchronously initiates or ceases operations on a plurality of devices.
- said trigger signal is produced by using an SOF packet (preferably including encoded frame number), to trigger a transducer at a given time.
- SOF packet preferably including encoded frame number
- the method includes executing said operation in phase with a local oscillator.
- the arrival times of the SOF packet can differ between devices and, in addition, the USB specification allows for significant temporal jitter in the SOF packet frequency with respect to the phase-locked local oscillator. This can result in the clock being out of phase by a fraction of a cycle.
- the invention also provides a synchronized multichannel universal serial bus, comprising:
- the invention provides a synchronized multichannel universal serial bus including circuitry and logic to supply synchronization signals to USB devices at frequencies that correspond to national standards (such as NIST and NATA).
- the invention provides a synchronized multichannel universal serial bus including a USB back plane to provide to attachable devices any one or more of USB signals, power, sockets and synchronization information.
- the bus may also provide a mechanically supportive structure.
- apparatuses according to the invention can be embodied in various ways. For example, such devices could be constructed in the form of multiple components on a PCB, or at the semiconductor level, that is, as a single silicon (or other semiconductor material) chip.
- the invention also provides a method for locking the local clock of each of a plurality of USB devices within the same USB tree to substantially the same frequency, comprising:
- the specific signal structures are the USB Start of Frame packet token sequences as defined in the USB specification.
- the specific signal structures are command sequences sent to the USB device or data sequences sent to the USB device.
- the method further includes generating said local reference signal for each of said specific signal structures.
- the method further includes generating said local reference signal for substantially all of said specific signal structures.
- the local clock frequency is substantially the same as said local reference signal frequency.
- each of said local clock signals to said reference signal is for the purpose of generating a frequency with a stability better than that required for pure transfer of data between a host and a respective USB device.
- the method further includes passively synchronizing said USB devices to an arbitrary degree by attachment said USB devices to a common USB hub by cables of substantially equal length.
- the invention still further provides a method of measuring the propagation time of signals from a USB host to a USB device within a USB tree, comprising:
- the master USB device is attached near the top of said USB tree.
- the method further includes transmitting said specified signal structures to said USB device in said predefined sequence.
- the specified signal structures comprise OUT tokens, IN tokens, ACK tokens, NAK tokens, STALL tokens, PRE tokens, SOF tokens, SETUP tokens, DATA0 tokens, DATA1 tokens, or programmable sequences bit patterns in the USB data packets.
- the USB device is one of a plurality of USB devices, and said method includes determining a respective propagation time for each of said USB devices including statistically analyzing a plurality of such propagation determinations to improve accuracy of said propagation delay measurement.
- the present invention yet further provides a method of determining the relative propagation delay of electrical signals or data structures between a plurality of USB devices connected to a common USB host, comprising:
- the present invention also provides a method of synchronizing the local clocks of each of a plurality of USB devices connected to a common USB host via a USB tree so that said clocks are substantially in phase and at substantially the same frequency, comprising:
- each of the local clocks of at least some of said USB devices are shifted in phase by a desired amount, resulting in an array of USB devices with local clocks of known relative phases.
- the present invention provides a method for synchronously triggering and thereby initiating or stopping one or more processes on a plurality of USB devices connected to a common USB host according to a predefined trigger command, comprising:
- the trigger request signal comprises any of the USB packet signal structures defined in the USB specification, command sequences sent to the USB device, or data sequences sent to the USB device.
- the method includes transmitting said trigger request signal and said trigger command signal in a predetermined sequence.
- the trigger command signal comprises any of the USB packet signal structures defined in the USB specification, command sequences sent to the USB device, or data sequences sent to the USB device.
- the local USB decoding device is a microcontroller, a microprocessor, a field programmable gate array or any other element capable of decoding data structures within said USB.
- Each of the trigger request signal and the initiating trigger request signal preferably comprises OUT tokens, IN tokens, ACK tokens, NAK tokens, STALL tokens, PRE tokens, SOF tokens, SETUP tokens, DATA0 tokens, DATA1 tokens, or programmable sequences bit patterns in the USB data packets.
- the trigger command is encoded into said USB traffic using a signal protocol defined within the USB specification.
- each of said USB devices receives a clock signal from an external source.
- the clock signals are received through an additional electrical or optical connector, or through wireless means.
- the present invention further provides an apparatus for locking the local clock of each of a plurality of USB devices within the same USB tree to substantially the same frequency, comprising:
- the present invention also provides an apparatus for measuring the propagation time of signals from a USB host to a USB device within a USB tree, comprising:
- the invention provides an apparatus for determining the relative propagation delay of electrical signals or data structures between a plurality of USB devices connected to a common USB host, comprising:
- the invention in one embodiment provides an apparatus for synchronizing the local clocks of each of a plurality of USB devices connected to a common USB host via a USB tree so that said clocks are substantially in phase and at substantially the same frequency, comprising:
- the synchronization information is passed to the device.
- Figure 3 is a schematic diagram of a USB device 10' (similar to that of figure 1 , from which like reference numbers are adopted to refer to like features) including a digitally controlled transducer 12. According to this embodiment, however, the number of wires is increased to include a channel for providing synchronization information containing trigger and clock signals from an external source.
- the synchronization information (including trigger and clock signals) is provided from an external source 24 to the bus connector 14, so that the synchronization information provided by synchronization channel 20 to the transducer 12 includes the externally provided synchronization information.
- the device 10' thus does not contain logic or circuitry to generate synchronization information with regard to other devices.
- USB communication is based on transferring data during regular 1 ms intervals called frames.
- a start of frame (SOF) packet is transmitted to all but low speed devices at the beginning of each frame (hence repetitively at 1 kHz) and therefore represents a low resolution synchronization signal for every device connected to one common USB port of the host.
- SOF start of frame
- the USB traffic is observed, and the USB device's local clock signal is locked to the USB SOF packet in phase and frequency.
- the USB specification defines several unique data structures called TOKENS which are used as packet headers for control and administration functions of the bus.
- the SOF packet has a unique digital signature, and can therefore be distinguished from other data, which may also be present on the bus.
- a logic circuit or matched filter may be used to decode the sequence of bits by which an SOF TOKEN is represented and issue a timing signal for every SOF packet present on the USB. Since the SOF occurs at a specified frequency and is common to all devices present, it and the decoded timing signal, can be used by all devices as a common frequency reference.
- a phase-locked loop (PLL) can be utilized to lock a local oscillator in frequency and phase to the SOF and timing signal.
- PLL phase-locked loop
- the method of this second embodiment employs circuitry to observe traffic through USB 40 and decode all SOF packets.
- the signal [] from a local controlled oscillator clock 42 is locked to the USB 1 kHz SOF packet in phase and frequency.
- This first requires the signal [] from clock 42 to be divided by a clock frequency divider 46 down to the frequency of the SOF packet (e.g. from an output frequency of 1 MHz down to 1 kHz); matched filter 48 sends a clock synch signal 50 when a SOF packet arrives (nominally at 1 kHz), which passes to a phase detector 52.
- the phase detector 52 is coupled to the controlled oscillator clock 42 via a filter 56.
- the local clock signal [] is subsequently supplied to the transducer circuitry on the USB device, thus ensuring all devices attached to the root hub are locked in frequency.
- this embodiment it is possible to produce a clock signal stable to arbitrarily high frequencies, such as a clock frequency of tens of megahertz with stochastic jitter as low as a few nanoseconds.
- this embodiment allows one to ensure that the local clock of each device connected to a given USB is synchronized in frequency. However, it does not consider the synchronicity of those clocks.
- Each clock will be locked in frequency and phase to the receipt of the SOF TOKEN, but each device will receive the SOF packet at a substantially different time owing to differences in the signal propagation time of a randomly connected USB star topology. Synchronization of the local clock of each of a plurality of USB devices (such that all clocks are in phase) requires knowledge of said signal propagation time from the host to each device.
- the local clocks of each of a plurality of USB devices are synchronized to an arbitrary degree.
- the USB traffic is monitored at various attachment points in the USB tree and the propagation times of specific USB communication transactions are measured, to obtain and compensate for the phase differences between the local clocks of different devices that are due to electronic and cable delays.
- the roundtrip propagation time of a specific data packet from Host to Device and the associated USB acknowledgement ACK TOKEN from the Device for each device present are measured. This information is used to control the relative phase of each device's local clock, thereby synchronizing all attached USB devices to each other to an arbitrary degree.
- USB specification allows the local time of two devices to differ by up to 380 ns. However, if two independent devices are to accurately record the real time of the same event, their local time must be determined to an effectively arbitrarily precise degree.
- FIG. 5A depicts schematically two devices 60 and 62, which are attached at different points in a USB chain 64.
- USB chain 64 also comprises a USB Host Controller 66 and multiple 7 port USB hubs 68.
- Devices 60 and 62 will both receive the same periodic SOF signal to which they have independently locked their local clocks in frequency and phase. However, device 62 will receive the SOF packet later than device 60 owing to a topological time delay introduced by the greater number of USB hubs 68 between USB Host Controller 66 and device 62. This temporal difference needs to be calculated from time delay measurements and corrected for.
- the particular attachment point of device 60 is unimportant provided it is located such that it can decode Bus traffic for itself and device 62 as shown by the symbol "A" on figure 5A (i.e. device 60 must be able to decode Bus traffic for all devices requiring synchronization).
- the connection point for device 60 is therefore preferably substantially near the top of the USB tree or chain, as shown in figure 5A .
- a USB transaction is conducted between the Host and device 62.
- Device 60 monitors USB traffic at point "A" in the tree and detects the passage of both the downstream and response data packets of the transaction. It is then possible for Device 60 to determine the period of time between detection of the downstream signal from the Host to device 62 (beginning of the transaction) and the response signal from device 62 to the Host (end of the transaction) at point "A" of figure 5A .
- the response signal from device 62 to the Host is an ACK TOKEN of a transaction acknowledgement ACK packet.
- the round trip propagation time for a USB transaction between the Host and device 60 relative to point "A" can be determined in a similar manner.
- the connection topology based temporal phase shift between the frequency locked clocks in device 60 and device 62 is then given by substantially half the difference in the round trip propagation time for the two devices with respect to the same point "A".
- the frequency locked clock in device 62 is therefore phase delayed with respect to the frequency locked clock in device 60 by this amount.
- a phase offset corresponding to the said amount must be introduced into one of the clocks. This is most achieved by introducing a phase delay into the clock signal local to device 60.
- Figures 5B and 5C further illustrate this approach.
- Figure 5B is a timing diagram for the transaction of figure 5A for device 62
- figure 5C is a timing diagram for the transaction of figure 5A for device 60.
- the USB transaction starts for each device 60, 62 at T Start X and ends when the device returns an ACK packet as shown by T ACK X . (where in both cases X represents the device number).
- T Start X represents the device number.
- These transactions do not begin at the same time but the figures have been aligned with respect to T Start X to show the relative duration of the transactions.
- Device 60 is much closer to the detection point "A" in figure 5A , so the round trip propagation time is significantly shorter than that for device 62.
- the difference in propagation time is shown as [] T .
- the phase offset between the two frequency locked clocks is therefore given by ⁇ [] T .
- USB data protocols may be used for generating local clock frequency and determining either the round trip or one-way propagation time, including but not limited to any of the USB control and administration packet TOKENS (namely SOF, IN, OUT, ACK, NAK, PRE, STALL, DATA0, DATA1), any programmable sequences of bit patterns in the USB data packets, any user defined data structure or any signal protocol defined within the USB specification.
- TOKENS SOF, IN, OUT, ACK, NAK, PRE, STALL, DATA0, DATA1
- This local oscillator generates a continuous modulation.
- the devices may also be required to synchronize a particular sequence of operations in time. The devices will therefore need a so-called common trigger signal to achieve this.
- This trigger signal can be used in conjunction with the frequency-locked local oscillator to achieve complete, synchronous operation of multiple, independent USB devices.
- a synchronous trigger signal for a transducer on a given device is produced by using the SOF packet including the encoded frame number, to trigger a transducer at a given time.
- the arrival times of the SOF packet can differ between devices and, in addition, the USB specification allows for significant temporal jitter in the SOF packet frequency with respect to the phase-locked local oscillator. This may result in the clock being out of phase by a fraction of a cycle.
- the trigger signal should be in-phase with the local oscillator.
- the SOF signal is latched to the local oscillator.
- the latch registers the arrival of an SOF trigger request, but only produces a trigger signal when the local oscillator next changes state.
- the error in trigger times between different devices is a function of the device's local clock frequency and properties of the control loop and can be made arbitrarily small.
- figure 6 is a schematic diagram of a circuit 70 for monitoring the USB 72 and locking the clock signal [] from a local clock 74 (with output frequency downshifted to 1 kHz - if necessary - by clock frequency divider 76) to the 1 kHz SOF packet of USB 72 in phase and frequency.
- a first matched filter 80 sends a clock sync signal 82 when an SOF packet arrives in order to frequency and phase lock said local clock 74 (as in figure 4 ), while second matched filter 84 sends a trigger request signal 86 when an SOF packet with a specific frame number arrives.
- this circuit also includes a filter 90 and a phase detector 92. The trigger request signal is latched to the local stabilized local clock signal [] to produce the synchronized trigger signal "Trig".
- circuitry and logic are used to supply synchronization signals to USB devices at frequencies which are traceable to national standards, such as NIST or NATA. This is achieved, for example, by replacing clocks and/or crystals in any of the hubs, including the root hub, with frequency references traceable to a national standard.
- a USB back plane is provided to supply - attachable devices - power, USB signals, connectors and synchronization information.
- a USB back plane contains power additional to USB, making for self-powered devices, hub circuitry to provide a multiplicity of ports, a plurality of connectors associated with those ports providing a plurality of hot pluggable device attachment points and USB signals that satisfy the USB specification. It may also contain logic elements such as microprocessors, programmable arrays, and digital and analogue electronics to regulate and provide synchronization information including frequency, phase and trigger using various techniques described above, as well as power-on/off sequences.
- a back plane can also contain devices that are attached to one of the USB ports provided by the Hubs. Alternatively, it can be a composite device that provides hub and synchronization functionality. In this way, synchronization information is measurable and programmable on-the-fly.
- the above described embodiments can be employed in a variety of ways. These, however, can be divided into devices that supplement the USB connector terminals with synchronization terminals and those that do not. Additionally, the logic elements of the second to fifth embodiments can be located either on the USB device, on the back plane (if a back plane solution is desired), on both, or not be present at all.
- the application determines if additional power needs to be supplied to the devices.
- EXAMPLE 1 WITH NO ADDITIONAL CONNECTOR WIRING FOR SYNCHRONIZATION
- FIG. 7 An example of such a system is shown in figure 7 generally at 96, with upstream USB port 98 and a plurality of back plane hub devices 100, 102 (each, in this example, a 7-port USB hub on back plane 104), which may optionally supply additional power to a plurality of devices 106.
- Each device 106 may contain a local clock that is frequency and phase locked according to the above-described second embodiment.
- the back plane 104 and the hubs 100, 102 have the ability to time phase differences between devices 106 (each with random cable length according to the USB specification) by means of device 108 and the techniques described above in the context of the third embodiment. Furthermore, each device 106 contains a phase shift generator for the local clock that operates according to the techniques described above in the context of the third embodiment.
- a complex system comprising many synchronous USB devices is shown in figure 8 generally at 110.
- Upstream port 111 receives USB communication from the Host.
- the system 110 includes a plurality of back planes 112, 113, 114 each provided with two back plane hub devices 115.
- Each back plane hub devices 115 comprises a 7-port USB hub and may optionally supply additional power to a plurality of devices 116.
- Each device 116 may contain a local clock which is frequency and phase locked according to the above-described second embodiment.
- first or master back plane 112 also has additional circuitry or logic elements 117 (as in figure 7 ), and has the ability to time phase differences between devices 116 (each with different connection topology) by means of elements 117 and the techniques described above in the context of the third embodiment.
- each device 116 contains a phase shift generator for phase shifting the local clock using the techniques described above in the third embodiment.
- the frequency provided by an upstream root hub may be generated by a frequency reference in accordance with the fifth embodiment and any trigger signals may be generated using the approach of the fourth embodiment.
- EXAMPLE 3 Additional Connector Wiring for Synchronization
- the simplest example of such an approach according to the above-described embodiments is achieved by connecting all devices to a common synchronization signal either through a proprietary connector containing USB and synchronization information or through a USB connector, as well as a separate synchronization link.
- the synchronization information is independent of the USB traffic and can therefore be of arbitrary frequency without any great difficulty.
- the medium for the synchronization information can be any of wireless, electrical or fiber optic means.
- Figure 9 depicts schematically a practical example of such a circuit at 120.
- the circuit 120 includes, in effect, a pair of circuits each comparable to that of figure 7 , so that 24 USB devices 122 are connected via 7-port USB hubs 124; these in turn can be connected to a PC via upstream USB ports 126.
- the USB connection topology has no influence on the synchronization signal, which is supplied separately to the devices by an external clock 128 of frequency [].
- the devices 122 are connected to the USB and the synchronization signal via either one connector (with connections in addition to the USB requirements) or a standard USB connector plus one or more additional connectors.
- a back plane containing additional logic elements is used, the logic elements providing accurate control and lock in frequency and phase for all attached devices.
- the back plane logic elements observe USB traffic and generate their own local clock according to the approach of the above-described second and third embodiments. This back plane generated clock is then distributed to each attached USB Device through one or more backplane connectors described above.
- each device 132 is connected to circuitry 134 through additional connector terminals 136 (electrical, wireless, fiber-optic), which supplement the USB specification.
- the circuitry could be located on a back plane 138 to which the various modules are connected. This back plane 138 also contains one or more 7-port USB hubs 140.
- the circuitry 134 monitors the USB at USB upstream port 142 for a start of frame signal and locks the frequency and phase of its internal clock to this signal (as per the second embodiment).
- the circuitry 134 can also arbitrarily delay the incoming clock signal, to account for delays due to USB topology (cf. the third embodiment).
- the internal clock is then made available to each device 132 via the additional connector terminal. In this way, all devices 132 receive a common clock signal to synchronize with.
- one hub is a composite device 152 (connected to USB upstream port 154), containing both expansion ports 156 and the synchronization circuitry 158 (which generates local clock signals according to embodiment two and using techniques described in embodiment three to provide phase shift of the local clock to provide synchronization with other devices), which frees up a port 160 of second hub 162 (when compared to the examples discussed above) so that - in the simple configuration shown in figure 11 - up to 13 devices 164 can be attached.
- USB specification does not restrict the number of ports per hub to be seven. Hence in figure 10 there could be one hub 140 that services, for example, 12 ports.
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Information Transfer Systems (AREA)
- Synchronisation In Digital Transmission Systems (AREA)
- Measurement Of Unknown Time Intervals (AREA)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US39609902P | 2002-07-17 | 2002-07-17 | |
EP03763518A EP1535170B1 (de) | 2002-07-17 | 2003-07-17 | Synchronisierter mehrkanaliger universeller serieller bus |
Related Parent Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP03763518A Division EP1535170B1 (de) | 2002-07-17 | 2003-07-17 | Synchronisierter mehrkanaliger universeller serieller bus |
EP03763518.2 Division | 2003-07-17 |
Publications (3)
Publication Number | Publication Date |
---|---|
EP1959349A2 true EP1959349A2 (de) | 2008-08-20 |
EP1959349A3 EP1959349A3 (de) | 2008-12-17 |
EP1959349B1 EP1959349B1 (de) | 2010-12-22 |
Family
ID=30115970
Family Applications (6)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP09169938A Withdrawn EP2161666A3 (de) | 2002-07-17 | 2003-07-17 | Synchronisierter Multikanal-USB |
EP03763518A Expired - Lifetime EP1535170B1 (de) | 2002-07-17 | 2003-07-17 | Synchronisierter mehrkanaliger universeller serieller bus |
EP10181679A Withdrawn EP2270676A1 (de) | 2002-07-17 | 2003-07-17 | Synchronisierter Multikanal-USB |
EP08172242A Expired - Lifetime EP2040175B1 (de) | 2002-07-17 | 2003-07-17 | Synchronisierter Multikanal-USB |
EP08155407A Expired - Lifetime EP1959349B1 (de) | 2002-07-17 | 2003-07-17 | Synchronisierter Multikanal-USB |
EP07150089A Expired - Lifetime EP1901178B1 (de) | 2002-07-17 | 2003-07-17 | Synchronisierter Multikanal-USB |
Family Applications Before (4)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP09169938A Withdrawn EP2161666A3 (de) | 2002-07-17 | 2003-07-17 | Synchronisierter Multikanal-USB |
EP03763518A Expired - Lifetime EP1535170B1 (de) | 2002-07-17 | 2003-07-17 | Synchronisierter mehrkanaliger universeller serieller bus |
EP10181679A Withdrawn EP2270676A1 (de) | 2002-07-17 | 2003-07-17 | Synchronisierter Multikanal-USB |
EP08172242A Expired - Lifetime EP2040175B1 (de) | 2002-07-17 | 2003-07-17 | Synchronisierter Multikanal-USB |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP07150089A Expired - Lifetime EP1901178B1 (de) | 2002-07-17 | 2003-07-17 | Synchronisierter Multikanal-USB |
Country Status (10)
Country | Link |
---|---|
US (3) | US7539793B2 (de) |
EP (6) | EP2161666A3 (de) |
JP (4) | JP2005533305A (de) |
CN (3) | CN1679013B (de) |
AT (4) | ATE459053T1 (de) |
AU (3) | AU2003243837B2 (de) |
CA (2) | CA2492811C (de) |
DE (4) | DE60323992D1 (de) |
HK (2) | HK1079302A1 (de) |
WO (1) | WO2004008330A1 (de) |
Families Citing this family (50)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP2161666A3 (de) * | 2002-07-17 | 2010-05-26 | Chronologic Pty Ltd | Synchronisierter Multikanal-USB |
TWI247216B (en) * | 2004-04-09 | 2006-01-11 | Prolific Technology Inc | USB transmission interface device capable of reducing working current |
US8108559B2 (en) * | 2003-07-11 | 2012-01-31 | Computer Associates Think, Inc. | Standardizing clocks in a networked computing environment |
JP2005328280A (ja) * | 2004-05-13 | 2005-11-24 | Canon Inc | データ処理装置 |
US7332597B2 (en) | 2004-06-28 | 2008-02-19 | University Of Kentucky Research Foundation | Primers and probe to identify mycobacterium tuberculosis complex |
JP2006099666A (ja) * | 2004-09-30 | 2006-04-13 | Hitachi Global Storage Technologies Netherlands Bv | 記録メディア・ドライブ及び記録メディア・ドライブにおけるパワー・セーブ・モードの制御方法 |
TWI273367B (en) * | 2004-10-01 | 2007-02-11 | Fortune Semiconductor Corp | Method and device for calibrating monitor clocks |
GB2424093B (en) * | 2005-03-08 | 2007-01-17 | Elan Digital Systems Ltd | Instrument and communications controller for instrument |
CN1955949B (zh) * | 2005-10-24 | 2010-05-26 | 瑞昱半导体股份有限公司 | 通用串行总线装置 |
AU2007215381B2 (en) * | 2006-02-15 | 2012-06-28 | Chronologic Pty. Ltd. | Distributed synchronization and timing system |
US8069294B2 (en) * | 2006-03-30 | 2011-11-29 | Intel Corporation | Power-optimized frame synchronization for multiple USB controllers with non-uniform frame rates |
TWI328930B (en) * | 2006-11-24 | 2010-08-11 | Sonix Technology Co Ltd | Frequency auto-locking device, usb device and frequency auto-locking method |
US7734976B2 (en) * | 2006-11-30 | 2010-06-08 | Electro Scientific Industries, Inc. | Synchronizing control of test instruments |
US7818603B2 (en) | 2007-03-28 | 2010-10-19 | Microsoft Corporation | Deriving accurate media position information |
US8036613B2 (en) * | 2007-05-07 | 2011-10-11 | Infineon Technologies Ag | Communication system and method for operating a communication system |
AU2013200979B2 (en) * | 2007-05-15 | 2013-10-10 | Chronologic Pty Ltd | Usb based synchronization and timing system |
CA2677655A1 (en) | 2007-05-15 | 2008-11-20 | Chronologic Pty Ltd. | Usb based synchronization and timing system |
US8688874B2 (en) * | 2007-05-15 | 2014-04-01 | Chronologic Pty. Ltd. | Method and system for reducing triggering latency in universal serial bus data acquisition |
US7804290B2 (en) * | 2007-09-14 | 2010-09-28 | Infineon Technologies, Ag | Event-driven time-interval measurement |
TW200921325A (en) * | 2007-11-05 | 2009-05-16 | Holtek Semiconductor Inc | Frequency synchronous apparatus and method |
EP2329333A4 (de) * | 2008-08-21 | 2014-12-03 | Chronologic Pty Ltd | Verfahren und vorrichtung für synchronisierung und taktung |
US8700821B2 (en) * | 2008-08-22 | 2014-04-15 | Intel Corporation | Unified multi-transport medium connector architecture |
US8510589B2 (en) * | 2008-08-29 | 2013-08-13 | Intel Mobile Communications GmbH | Apparatus and method using first and second clocks |
TWI533138B (zh) * | 2009-05-19 | 2016-05-11 | 慧榮科技股份有限公司 | 訊號產生裝置與訊號產生方法 |
EP2800004A1 (de) * | 2009-05-20 | 2014-11-05 | Chronologic Pty Limited | Synchrones Netzwerk von Superspeed- und Nicht-Superspeed-USB-Vorrichtungen |
TWI423007B (zh) * | 2009-12-31 | 2014-01-11 | Via Tech Inc | 串列匯流排裝置以及其時脈差補償方法 |
CN102129414B (zh) * | 2010-01-15 | 2013-12-04 | 华为技术有限公司 | 一种变频总线适配器、适配方法及系统 |
US8760188B2 (en) * | 2011-06-30 | 2014-06-24 | Silicon Image, Inc. | Configurable multi-dimensional driver and receiver |
JP5819678B2 (ja) * | 2011-08-30 | 2015-11-24 | ルネサスエレクトロニクス株式会社 | Usbハブ及びusbハブの制御方法 |
US8953644B2 (en) | 2011-12-27 | 2015-02-10 | Intel Corporation | Multi-protocol I/O interconnect time synchronization |
US8775713B2 (en) | 2011-12-27 | 2014-07-08 | Intel Corporation | Multi-protocol tunneling over an I/O interconnect |
US9697159B2 (en) * | 2011-12-27 | 2017-07-04 | Intel Corporation | Multi-protocol I/O interconnect time synchronization |
US8782321B2 (en) | 2012-02-08 | 2014-07-15 | Intel Corporation | PCI express tunneling over a multi-protocol I/O interconnect |
US8880923B2 (en) | 2012-03-29 | 2014-11-04 | Intel Corporation | Link power management in an I/O interconnect |
AU2013204757A1 (en) * | 2012-06-03 | 2013-12-19 | Chronologic Pty Ltd | Synchronisation of a system of distributed computers |
US9203893B2 (en) * | 2013-03-08 | 2015-12-01 | Lincoln Global, Inc. | System and method for installing device drivers on welding equipment |
US9830298B2 (en) * | 2013-05-15 | 2017-11-28 | Qualcomm Incorporated | Media time based USB frame counter synchronization for Wi-Fi serial bus |
CN103309397B (zh) * | 2013-06-17 | 2015-11-18 | 杭州锐达数字技术有限公司 | 基于usb的数据采集设备的同步采样方法 |
US8838846B1 (en) * | 2013-06-27 | 2014-09-16 | Crystal Instruments Corporation | Autonomous, multi-channel USB data acquisition transducers |
TWI530799B (zh) | 2013-11-28 | 2016-04-21 | 慧榮科技股份有限公司 | 應用於通用串列匯流排裝置的頻率校正方法及其相關的通用串列匯流排裝置 |
TWI533136B (zh) * | 2013-12-05 | 2016-05-11 | 慧榮科技股份有限公司 | 應用於通用串列匯流排裝置的頻率校正方法及其相關的通用串列匯流排裝置 |
GB2538246B (en) * | 2015-05-11 | 2018-06-20 | Cirrus Logic Int Semiconductor Ltd | Digital accessory interface calibration |
US9924482B2 (en) * | 2015-06-17 | 2018-03-20 | Hughes Network Systems, Llc | Unique word (UW) based multiple access message processing |
US10061726B2 (en) * | 2015-12-23 | 2018-08-28 | Intel Corporation | Precision time management (PTM) for USB retimers that accurately adjusts timestamp fields of isochronous timestamp packets (ITPS) |
US10929314B2 (en) * | 2016-07-29 | 2021-02-23 | Razer (Asia-Pacific) Pte. Ltd. | Interface devices, methods for controlling an interface device, and computer-readable media |
CN108366129B (zh) * | 2018-03-08 | 2019-05-07 | 北京淳中科技股份有限公司 | Usb数据传输方法、装置及usb从设备适配器 |
US10896106B2 (en) * | 2018-05-10 | 2021-01-19 | Teradyne, Inc. | Bus synchronization system that aggregates status |
JP7222662B2 (ja) | 2018-11-02 | 2023-02-15 | 日本光電工業株式会社 | 生体情報システム、生体情報センサ及び生体情報処理装置 |
US10884973B2 (en) * | 2019-05-31 | 2021-01-05 | Microsoft Technology Licensing, Llc | Synchronization of audio across multiple devices |
US11170800B2 (en) | 2020-02-27 | 2021-11-09 | Microsoft Technology Licensing, Llc | Adjusting user experience for multiuser sessions based on vocal-characteristic models |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5761537A (en) | 1995-09-29 | 1998-06-02 | Intel Corporation | Method and apparatus for integrating three dimensional sound into a computer system having a stereo audio circuit |
US6012115A (en) | 1997-07-28 | 2000-01-04 | Vlsi Technology, Inc. | Method and system for accurate temporal determination of real-time events within a universal serial bus system |
US6092210A (en) | 1998-10-14 | 2000-07-18 | Cypress Semiconductor Corp. | Device and method for synchronizing the clocks of interconnected universal serial buses |
US6343364B1 (en) | 2000-07-13 | 2002-01-29 | Schlumberger Malco Inc. | Method and device for local clock generation using universal serial bus downstream received signals DP and DM |
Family Cites Families (45)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4719458A (en) * | 1986-02-24 | 1988-01-12 | Chrysler Motors Corporation | Method of data arbitration and collision detection in a data bus |
JPH0863254A (ja) * | 1994-08-18 | 1996-03-08 | Fujitsu Ltd | 伝送装置の時刻補正方法及びそれを利用した伝送装置 |
US5525932A (en) * | 1994-08-31 | 1996-06-11 | International Business Machines Corporation | Lock indicator for phase locked loop circuit |
JPH0955754A (ja) * | 1995-06-05 | 1997-02-25 | Olympus Optical Co Ltd | メディア間同期システムおよびその同期方法 |
US5852640A (en) * | 1995-06-26 | 1998-12-22 | Kliza; Phillip S. | Clock distribution apparatus with current sensed skew cancelling |
US5890015A (en) * | 1996-12-20 | 1999-03-30 | Intel Corporation | Method and apparatus for implementing a wireless universal serial bus host controller by interfacing a universal serial bus hub as a universal serial bus device |
US5881271A (en) * | 1996-12-31 | 1999-03-09 | Opti Inc. | System and method for clock management |
US5910742A (en) * | 1997-06-16 | 1999-06-08 | Cypress Semiconductor Corp. | Circuit and method for data recovery |
US5933611A (en) * | 1997-06-23 | 1999-08-03 | Opti Inc. | Dynamic scheduler for time multiplexed serial bus |
DE19900245B4 (de) * | 1998-01-07 | 2005-09-15 | National Semiconductor Corp.(N.D.Ges.D.Staates Delaware), Santa Clara | Vorrichtung und Verfahren zum Senden von Daten von einem USB-Endpunkt an einen USB-Host |
US6654897B1 (en) * | 1999-03-05 | 2003-11-25 | International Business Machines Corporation | Dynamic wave-pipelined interface apparatus and methods therefor |
JP2001069163A (ja) * | 1999-08-26 | 2001-03-16 | Ando Electric Co Ltd | Usbデータモニタ装置 |
JP2001147706A (ja) * | 1999-11-22 | 2001-05-29 | Sony Corp | アクチュエータ駆動制御方式、多軸機械装置、及びアクチュエータのための駆動制御装置 |
JP2001177570A (ja) * | 1999-12-17 | 2001-06-29 | Mitsubishi Electric Corp | 通信ネットワークシステム、通信ネットワークシステムにおけるスレーブ装置、マスタ装置および中継装置ならびに通信ネットワークシステムにおける同期制御方法 |
FR2803925B1 (fr) * | 2000-01-18 | 2002-03-15 | St Microelectronics Sa | Dispositif de regeneration d'une horloge a partir d'au moins deux bits de synchronisation |
JP2001230837A (ja) * | 2000-02-17 | 2001-08-24 | Nec Eng Ltd | 電話端末装置 |
JP3536792B2 (ja) | 2000-02-28 | 2004-06-14 | ヤマハ株式会社 | 同期制御装置および同期制御方法 |
GB2359960B (en) * | 2000-03-03 | 2004-06-16 | Mitel Corp | Embedded loop delay compensation circuit for multi-channel transceiver |
JP4281210B2 (ja) * | 2000-04-10 | 2009-06-17 | ソニー株式会社 | アクチュエータ駆動制御方式、並びにアクチュエータのための駆動制御装置 |
JP4143951B2 (ja) * | 2000-06-30 | 2008-09-03 | 富士フイルム株式会社 | 機器制御システム及び機器制御方法 |
AUPQ896300A0 (en) * | 2000-07-24 | 2000-08-17 | Nec Australia Pty Ltd | A clock synchronisation method for usb sink devices |
DE10041772C2 (de) * | 2000-08-25 | 2002-07-11 | Infineon Technologies Ag | Taktgenerator, insbesondere für USB-Geräte |
JP3417392B2 (ja) * | 2000-09-08 | 2003-06-16 | ヤマハ株式会社 | 同期制御装置 |
US6907096B1 (en) * | 2000-09-29 | 2005-06-14 | Intel Corporation | Data recovery method and apparatus |
JP2002164873A (ja) * | 2000-11-24 | 2002-06-07 | Roland Corp | デジタル・オーディオ装置 |
KR20020057697A (ko) * | 2001-01-05 | 2002-07-12 | 윤종용 | 범용 직렬 버스용 클록 복원 회로 |
JP2002232408A (ja) * | 2001-01-30 | 2002-08-16 | Matsushita Electric Ind Co Ltd | クロック同期回路 |
US7174475B2 (en) * | 2001-02-16 | 2007-02-06 | Agere Systems Inc. | Method and apparatus for distributing a self-synchronized clock to nodes on a chip |
US6810484B2 (en) * | 2001-03-01 | 2004-10-26 | Synopsys, Inc. | Device and method for clock synchronization through extraction of data at frequency distinct from data rate of USB interface |
US7139344B2 (en) * | 2001-05-16 | 2006-11-21 | Lexmark International, Inc. | Method and apparatus for effecting synchronous pulse generation for use in variable speed serial communications |
US7080274B2 (en) * | 2001-08-23 | 2006-07-18 | Xerox Corporation | System architecture and method for synchronization of real-time clocks in a document processing system |
JP2003078512A (ja) * | 2001-09-05 | 2003-03-14 | Sony Corp | クロック信号生成回路およびクロック信号生成方法 |
FR2829655B1 (fr) * | 2001-09-10 | 2003-12-26 | Digigram | Systeme de transmission de donnees audio, entre un module maitre et des modules esclaves, par l'intermediaire d'un reseau de communication numerique |
US7574323B2 (en) * | 2001-12-17 | 2009-08-11 | Wireless Valley Communications, Inc. | Textual and graphical demarcation of location, and interpretation of measurements |
JP2003316718A (ja) * | 2002-04-25 | 2003-11-07 | Canon Inc | Usb装置 |
EP2161666A3 (de) * | 2002-07-17 | 2010-05-26 | Chronologic Pty Ltd | Synchronisierter Multikanal-USB |
KR100448707B1 (ko) * | 2002-08-20 | 2004-09-13 | 삼성전자주식회사 | 클럭 및 데이터 복원 회로 및 방법 |
DE10260713B4 (de) * | 2002-12-23 | 2005-05-04 | Infineon Technologies Ag | Digital steuerbarer Oszillator |
JP4812066B2 (ja) * | 2003-10-09 | 2011-11-09 | ルネサスエレクトロニクス株式会社 | 半導体集積回路 |
US7454681B2 (en) * | 2004-11-22 | 2008-11-18 | Teradyne, Inc. | Automatic test system with synchronized instruments |
EP1679819B1 (de) * | 2005-01-05 | 2008-02-27 | Axalto S.A. | Vorrichtung zur Datenkommunikation |
JP2007094931A (ja) * | 2005-09-30 | 2007-04-12 | Nec Electronics Corp | 補正クロック発生回路及びそれを備えるusbデバイス |
AU2007215381B2 (en) * | 2006-02-15 | 2012-06-28 | Chronologic Pty. Ltd. | Distributed synchronization and timing system |
US7734976B2 (en) * | 2006-11-30 | 2010-06-08 | Electro Scientific Industries, Inc. | Synchronizing control of test instruments |
EP2329333A4 (de) * | 2008-08-21 | 2014-12-03 | Chronologic Pty Ltd | Verfahren und vorrichtung für synchronisierung und taktung |
-
2003
- 2003-07-17 EP EP09169938A patent/EP2161666A3/de not_active Withdrawn
- 2003-07-17 DE DE60323992T patent/DE60323992D1/de not_active Expired - Lifetime
- 2003-07-17 DE DE60331489T patent/DE60331489D1/de not_active Expired - Lifetime
- 2003-07-17 CN CN038210126A patent/CN1679013B/zh not_active Expired - Fee Related
- 2003-07-17 DE DE60335500T patent/DE60335500D1/de not_active Expired - Lifetime
- 2003-07-17 CN CN2009102251978A patent/CN101794269B/zh not_active Expired - Fee Related
- 2003-07-17 AT AT07150089T patent/ATE459053T1/de not_active IP Right Cessation
- 2003-07-17 WO PCT/AU2003/000918 patent/WO2004008330A1/en active Application Filing
- 2003-07-17 AT AT08172242T patent/ATE487183T1/de not_active IP Right Cessation
- 2003-07-17 DE DE60334866T patent/DE60334866D1/de not_active Expired - Lifetime
- 2003-07-17 CA CA2492811A patent/CA2492811C/en not_active Expired - Fee Related
- 2003-07-17 CN CNA200710162981XA patent/CN101281512A/zh active Pending
- 2003-07-17 AT AT03763518T patent/ATE410736T1/de not_active IP Right Cessation
- 2003-07-17 EP EP03763518A patent/EP1535170B1/de not_active Expired - Lifetime
- 2003-07-17 AT AT08155407T patent/ATE492850T1/de not_active IP Right Cessation
- 2003-07-17 CA CA2749078A patent/CA2749078A1/en not_active Abandoned
- 2003-07-17 EP EP10181679A patent/EP2270676A1/de not_active Withdrawn
- 2003-07-17 EP EP08172242A patent/EP2040175B1/de not_active Expired - Lifetime
- 2003-07-17 EP EP08155407A patent/EP1959349B1/de not_active Expired - Lifetime
- 2003-07-17 US US10/620,769 patent/US7539793B2/en not_active Expired - Fee Related
- 2003-07-17 AU AU2003243837A patent/AU2003243837B2/en not_active Ceased
- 2003-07-17 EP EP07150089A patent/EP1901178B1/de not_active Expired - Lifetime
- 2003-07-17 JP JP2004520197A patent/JP2005533305A/ja active Pending
-
2005
- 2005-11-14 US US11/271,799 patent/US8285897B2/en not_active Expired - Fee Related
- 2005-12-02 HK HK05111040.2A patent/HK1079302A1/xx not_active IP Right Cessation
-
2009
- 2009-05-15 AU AU2009201930A patent/AU2009201930B2/en not_active Ceased
- 2009-09-09 JP JP2009208701A patent/JP5232110B2/ja not_active Expired - Fee Related
-
2010
- 2010-05-12 JP JP2010110522A patent/JP5378297B2/ja not_active Expired - Fee Related
- 2010-06-28 AU AU2010202685A patent/AU2010202685B2/en not_active Ceased
-
2011
- 2011-02-01 HK HK11101092.2A patent/HK1147133A1/xx not_active IP Right Cessation
-
2012
- 2012-10-09 US US13/647,806 patent/US20130191562A1/en not_active Abandoned
-
2013
- 2013-07-26 JP JP2013155335A patent/JP5642852B2/ja not_active Expired - Fee Related
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5761537A (en) | 1995-09-29 | 1998-06-02 | Intel Corporation | Method and apparatus for integrating three dimensional sound into a computer system having a stereo audio circuit |
US6012115A (en) | 1997-07-28 | 2000-01-04 | Vlsi Technology, Inc. | Method and system for accurate temporal determination of real-time events within a universal serial bus system |
US6092210A (en) | 1998-10-14 | 2000-07-18 | Cypress Semiconductor Corp. | Device and method for synchronizing the clocks of interconnected universal serial buses |
US6343364B1 (en) | 2000-07-13 | 2002-01-29 | Schlumberger Malco Inc. | Method and device for local clock generation using universal serial bus downstream received signals DP and DM |
Non-Patent Citations (1)
Title |
---|
ANDERSON ET AL.: "Universal Serial Bus Architecture", 1 January 2001, pages: 42 - 43 |
Also Published As
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7539793B2 (en) | Synchronized multichannel universal serial bus | |
US8762762B2 (en) | Distributed synchronization and timing system for generating local clock signal based on a desired clock signal embedded in USB data stream | |
CA2683166A1 (en) | Method and system for reducing triggering latency in universal serial bus data acquisition | |
AU2013200979B2 (en) | Usb based synchronization and timing system | |
AU2012216514A1 (en) | Distributed synchronization and timing system |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
17P | Request for examination filed |
Effective date: 20080529 |
|
AC | Divisional application: reference to earlier application |
Ref document number: 1535170 Country of ref document: EP Kind code of ref document: P |
|
AK | Designated contracting states |
Kind code of ref document: A2 Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LI LU MC NL PT RO SE SI SK TR |
|
PUAL | Search report despatched |
Free format text: ORIGINAL CODE: 0009013 |
|
AK | Designated contracting states |
Kind code of ref document: A3 Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LI LU MC NL PT RO SE SI SK TR |
|
RAP1 | Party data changed (applicant data changed or rights of an application transferred) |
Owner name: CHRONOLOGIC PTY LTD |
|
17Q | First examination report despatched |
Effective date: 20090414 |
|
AKX | Designation fees paid |
Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LI LU MC NL PT RO SE SI SK TR |
|
GRAP | Despatch of communication of intention to grant a patent |
Free format text: ORIGINAL CODE: EPIDOSNIGR1 |
|
GRAJ | Information related to disapproval of communication of intention to grant by the applicant or resumption of examination proceedings by the epo deleted |
Free format text: ORIGINAL CODE: EPIDOSDIGR1 |
|
GRAP | Despatch of communication of intention to grant a patent |
Free format text: ORIGINAL CODE: EPIDOSNIGR1 |
|
GRAC | Information related to communication of intention to grant a patent modified |
Free format text: ORIGINAL CODE: EPIDOSCIGR1 |
|
GRAS | Grant fee paid |
Free format text: ORIGINAL CODE: EPIDOSNIGR3 |
|
GRAA | (expected) grant |
Free format text: ORIGINAL CODE: 0009210 |
|
AC | Divisional application: reference to earlier application |
Ref document number: 1535170 Country of ref document: EP Kind code of ref document: P |
|
AK | Designated contracting states |
Kind code of ref document: B1 Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LI LU MC NL PT RO SE SI SK TR |
|
REG | Reference to a national code |
Ref country code: GB Ref legal event code: FG4D |
|
REG | Reference to a national code |
Ref country code: CH Ref legal event code: EP |
|
REG | Reference to a national code |
Ref country code: IE Ref legal event code: FG4D |
|
REF | Corresponds to: |
Ref document number: 60335500 Country of ref document: DE Date of ref document: 20110203 Kind code of ref document: P |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R096 Ref document number: 60335500 Country of ref document: DE Effective date: 20110203 |
|
REG | Reference to a national code |
Ref country code: NL Ref legal event code: VDEP Effective date: 20101222 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: SE Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20101222 Ref country code: SI Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20101222 Ref country code: BG Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20110322 Ref country code: CY Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20101222 Ref country code: FI Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20101222 Ref country code: AT Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20101222 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: BE Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20101222 Ref country code: GR Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20110323 Ref country code: EE Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20101222 Ref country code: CZ Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20101222 Ref country code: ES Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20110402 Ref country code: PT Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20110422 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: NL Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20101222 Ref country code: RO Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20101222 Ref country code: SK Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20101222 |
|
PLBE | No opposition filed within time limit |
Free format text: ORIGINAL CODE: 0009261 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: DK Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20101222 |
|
26N | No opposition filed |
Effective date: 20110923 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: IT Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20101222 |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R097 Ref document number: 60335500 Country of ref document: DE Effective date: 20110923 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: MC Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20110731 |
|
REG | Reference to a national code |
Ref country code: CH Ref legal event code: PL |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: LI Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20110731 Ref country code: CH Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20110731 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: LU Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20110717 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: TR Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20101222 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: HU Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20101222 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: DE Payment date: 20140709 Year of fee payment: 12 Ref country code: IE Payment date: 20140710 Year of fee payment: 12 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: FR Payment date: 20140708 Year of fee payment: 12 Ref country code: GB Payment date: 20140716 Year of fee payment: 12 |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R119 Ref document number: 60335500 Country of ref document: DE |
|
GBPC | Gb: european patent ceased through non-payment of renewal fee |
Effective date: 20150717 |
|
REG | Reference to a national code |
Ref country code: IE Ref legal event code: MM4A |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: GB Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20150717 Ref country code: DE Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20160202 |
|
REG | Reference to a national code |
Ref country code: FR Ref legal event code: ST Effective date: 20160331 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: FR Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20150731 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: IE Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20150717 |