EP1415406A1 - Module de commande de mode destine a l'acquisition et au pistage de signaux dans un systeme de telecommunication a tres large bande - Google Patents
Module de commande de mode destine a l'acquisition et au pistage de signaux dans un systeme de telecommunication a tres large bandeInfo
- Publication number
- EP1415406A1 EP1415406A1 EP02763420A EP02763420A EP1415406A1 EP 1415406 A1 EP1415406 A1 EP 1415406A1 EP 02763420 A EP02763420 A EP 02763420A EP 02763420 A EP02763420 A EP 02763420A EP 1415406 A1 EP1415406 A1 EP 1415406A1
- Authority
- EP
- European Patent Office
- Prior art keywords
- signal
- acquisition
- tracking
- determining
- incoming data
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Withdrawn
Links
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04B—TRANSMISSION
- H04B1/00—Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
- H04B1/69—Spread spectrum techniques
- H04B1/7163—Spread spectrum techniques using impulse radio
- H04B1/7183—Synchronisation
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04B—TRANSMISSION
- H04B1/00—Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
- H04B1/69—Spread spectrum techniques
- H04B1/7163—Spread spectrum techniques using impulse radio
- H04B1/71637—Receiver aspects
Definitions
- the present invention relates to radio frequency communication receivers, systems and methods employing ultra wide bandwidth (UWB) signaling techniques. More particularly, the present invention relates to the systems and methods configured to control in a receiver when to acquire the UWB signal and when to track the incoming UWB signal to maintain quality of service.
- UWB ultra wide bandwidth
- a transmitter takes data, modulates it, and sends the resulting waveforms to an amplifier and antenna, which converts the waveforms from electrical signals into electromagnetic radiation.
- This electromagnetic radiation propagates through the air and is converted into an electrical current by an antenna coupled to a receiver.
- These currents (or voltages) are then amplified and processed before being sent to a converter to convert the electrical signals into digital samples and subsequently processed to extract the source information from the signal.
- the receiver In order to maintain a particular quality of service at the receiver, the receiver "locks" on to the incoming signal.
- the receiver monitors the signal quality of the incoming signal, and employs a device to determine when the receiver should be placed in a signal acquisition mode of operation, in which a signal of sufficient quality is not being received, or a signal track mode of operation, in which a signal of sufficient quality is being received. More detailed descriptions of receiver synchronization are found in Chapter 8 of "Digital Communications" B. Sklar, Prentice Hall, 1988, the entire contents of which are incorporated by reference herein.
- Some radios have a mode controller incorporated into the receiver.
- the mode controller monitors the received incoming signal and determines whether the signal-to-noise ratio (SNR) is sufficient to maintain an acceptable quality of service. If the mode controller determines that the SNR is not sufficient, the receiver is forced out of a track mode and into an acquisition mode.
- SNR signal-to-noise ratio
- RSSI received signal strength indicator
- Radios use two RSSIs-one to measure signal power and the other to measure noise power.
- the noise power is measured in an out-of- band region of the spectrum presumably unoccupied by any signals. Assuming the noise is the same in the out-of band region as in the in- band region, this measure presumably indicates an accurate noise power for the in-band region. However, this presumption may not be correct.
- the presumed unoccupied region may contain a signal that would affect the estimate of the assumed noise power.
- the out-of-band noise power may not be the same as the in-band noise power.
- These radios estimate SNR from the in-band signal measure and out-of-band noise measure. The underlying presumption that noise changes little over relatively small frequency ranges empowers such techniques for narrowband systems. Out-of-band noise for UWB systems holds no significance. Hence, a truer estimate of SNR is desired.
- the present inventors recognize that in order to get a true indication of radio performance, both signal and noise power should be measured and both measurements should be taken in-band, especially for UWB systems.
- the true indication of radio performance allows the mode controller to accurately switch between the acquisition and tracking states of the radio, preventing missed acquisitions, which adversely affect system throughput because the receiver spends time trying to acquire a signal when it should be receiving data at an acceptable bit error rate (BER), and preventing false acquisitions, which cause the receiver to process data and unacceptable BERs.
- BER bit error rate
- Such erroneous transitions to the acquisition mode arise in systems where the incoming signal is prone to burst error or intermittent signal loss, for example.
- the bursty nature of the incoming signal is particularly true for a UWB channel.
- the receiver can frequently be forced out of the tracking state, due to a short outage, no longer receiving the signal.
- the radio attempts to reacquire the signal in order to get an acceptable SNR even though the reception outage time is relatively short.
- the challenge is to effectively determine when a receiver should transition between a tracking state and an acquisition state in a way that minimizes degradation of quality of service (e.g., acceptable BER at a certain throughput).
- quality of service e.g., acceptable BER at a certain throughput
- An object of the present invention is to provide a UWB receiver that includes a synchronization mode controller that estimates signal power of an incoming UWB signal relative to background noise to determine a SNR, and from the SNR determine whether the receiver should be in acquisition or track mode.
- Another object of the present invention is to provide a UWB receiver ' that includes a mode controller that uses a processor for efficiently calculating SNR in order to determine whether the receiver should be in acquisition or track mode.
- Another feature of the present invention is to address the above- identified and other deficiencies of conventional communications systems and methods.
- a radio receiver configured to receive UWB transmissions. While several embodiments are disclosed herein, one embodiment would be to include a signal to noise ratio calculator, while another would be to include a signal and noise power estimator for detecting whether a receiver is locked onto an incoming UWB signal and whether a receiver should be in acquisition or track mode.
- a mode controller for determining a desired operation mode for acquisition or tracking of an incoming data signal.
- the mode controller comprises a data dependence removal element for receiving the incoming data signal and outputting a data-independent signal that indicates a strength of the incoming data signal independent of data contained in the incoming data signal; a signal path comprising a first processor for manipulating the data-independent signal to determine a first intermediate signal; and a first non-linear function element for performing a non-linear function on the first intermediate signal to determine a signal parameter; a noise-related path, comprising a second non-linear function element for performing a non- linear function on the data-independent signal to determine a second intermediate signal; a second processor for manipulating the second intermediate signal to determine a noise-related parameter; and a third processor for processing the signal parameter and the noise-related parameter to determine a mode-controlling parameter indicative of the relative signal strength of the incoming data signal.
- the mode controller may further comprise a first sub-sampler between the first processor and the first non-linear function element for sampling the first intermediate signal at a first rate and outputting a sampled first intermediate signal to the first non-linear function element.
- the mode controller may also further comprise a second sub-sampler between the second processor and the comparator for sampling the signal parameter at a second rate and outputting a sampled signal parameter to the comparator.
- the mode controller may further comprise an input sealer for multiplying the incoming signal by a first scaling factor before it is input to the data dependence removal element.
- the first scaling factor may be a factor of 2.
- the first scaling factor may also be programmable.
- the mode controller may further comprise a signal path sealer for multiplying the signal parameter by a second scaling factor before it is input to the comparator.
- the second scaling factor may be a factor of 2.
- the second scaling factor may also be programmable.
- the mode controller may further comprise a noise-related path sealer for multiplying the noise-related signal by a third scaling factor before it is input to the comparator.
- the third scaling factor may be a factor of 2.
- the third scaling factor may also be programmable.
- the first processor may be a first filter.
- the first filter may be a finite impulse response filter, a moving average filter, an infinite impulse response filter, a leaky integrator filter, or any other desired filter.
- the second processor may be a second filter.
- the second filter may be a finite impulse response filter, a moving average filter, an infinite impulse response filter, or a leaky integrator filter, or any other desired filter.
- the first processor is an infinite impulse response filter while the second processor is a leaky integrator filter.
- the infinite impulse response filter may be shaped to approximate an expected correlation signal.
- the first processor is a first moving average filter and the second processor is a second moving average filter.
- the data dependence removal element may be an absolute value element that outputs the absolute value of the incoming signal as the data-independent signal.
- the first non-linear function element is a first squarer that outputs the square of the first intermediate signal as the signal parameter.
- the second non-linear function element may be a second squarer that outputs the square of the data-independent signal as the second intermediate signal.
- a mode controller for determining a desired operation mode for acquisition or tracking of an incoming data signal.
- the mode controller comprises an absolute value element for receiving the incoming data signal and determining an absolute value of the incoming data signal; a signal path comprising a first filter for filtering the absolute value of the data signal to determine a first intermediate signal; and a first squarer for squaring the first intermediate signal to determine a noise-related parameter; a noise-related path, comprising a second squarer for squaring the absolute value of the incoming data signal to determine a second intermediate signal; and a second filter for filtering the second intermediate signal to determine a signal parameter; and a comparator for comparing the signal parameter and the noise-related parameter to determine a mode-controlling parameter indicative of the relative signal strength of the incoming data signal.
- the mode controller may further comprise a first sub-sampler between the first filter and the first squarer for sampling the first intermediate signal at a first rate and outputting a sampled first intermediate signal to the first squarer.
- the mode controller may further comprise a second sub-sampler between the second filter and the comparator for sampling the signal parameter at a second rate and outputting a sampled signal parameter to the comparator.
- the mode controller may further comprise an input sealer for multiplying the incoming signal by a first scaling factor before it is input to the absolute value element.
- the first scaling factor may be a factor of 2.
- the first scaling factor may be programmable.
- the mode controller may further comprise a signal path sealer for multiplying the signal parameter by a second scaling factor before it is input to the comparator.
- the second scaling factor may be a factor of 2.
- the second scaling factor may be programmable.
- the mode controller may further comprise a noise-related path sealer for multiplying the noise-related signal by a third scaling factor before it is input to the comparator.
- the third scaling factor may be a factor of 2.
- the third scaling factor may be programmable.
- the first filter may be a finite impulse response filter, a moving average filter, an infinite impulse response filter, or a leaky integrator filter, or any other desired filter.
- the second filter may be a finite impulse response filter, a moving average filter, an infinite impulse response filter, a leaky integrator filter, or any other desired filter.
- the first processor is an infinite impulse response filter while the second processor is a leaky integrator filter.
- the infinite impulse response filter may be shaped to approximate an expected correlation signal.
- the first processor is a first moving average filter and the second processor is a second moving average filter.
- a mode controller for determining a desired operation mode for acquisition or tracking of an incoming data signal in an ultrawide bandwidth receiver.
- the mode controller comprises a signal path for determining a signal parameter of the incoming data signal; a noise-based path for determining a noise- based parameter of the incoming data signal; a processor for processing the signal parameter and the noise-related parameter to determine a mode-controlling parameter; and a controller for transitioning between an acquisition mode and a tracking mode based on the mode-controlling parameter.
- the signal parameter may be an estimate of signal strength and the noise-based parameter is an estimate of signal-plus-noise strength.
- the processor may be a comparator.
- the mode controller may further comprise a signal path sealer for scaling the signal parameter to generate a scaled signal parameter.
- the processor may then receive the scaled signal parameter rather than the signal parameter.
- the mode controller may further comprise a noise path sealer for scaling the noise-based parameter to generate a scaled noise-based parameter
- the processor may then receive the scaled noise-based parameter rather than the noise-based parameter.
- the signal path may comprise a filter followed by squarer.
- the noise path may comprise a squarer followed by a filter.
- the mode controller may further comprise an absolute value block for determining an absolute value of the incoming data signal and providing the absolute value of the data signal to the signal path and the noise- based path.
- Fig. 1 is a block diagram of an ultra-wide band (UWB) transceiver according to a preferred embodiment of the present invention
- Fig. 2 is a block diagram of the receiver and radio control and interface portions of the transceiver of Fig. 1 according to a preferred embodiment of the present invention
- Fig. 3 is a block diagram of an acquisition path of the receiver of Fig. 2, according to a preferred embodiment of the present invention
- Fig. 4 is a block diagram of a tracking path of the receiver of Fig. 2, according to a preferred embodiment of the present invention
- Fig. 5 is a block diagram showing acquisition and tracking paths of the receiver of Fig. 2, according to a preferred embodiment of the present invention
- Fig. 6 is a block diagram of the acquisition controller of Fig. 5, according to a preferred embodiment of the present invention
- Fig. 7A is a block diagram of a leaky integrator filter, according to a preferred embodiment of the present invention.
- Fig. 7B is a block diagram of a moving average filter, according to a preferred embodiment of the present invention.
- Fig. 7C is a block diagram of a two-pole infinite impulse response filter, according to a preferred embodiment of the present invention.
- Fig. 7D is a block diagram of a finite impulse response filter, according to a preferred embodiment of the present invention.
- Fig. 8 is a more detailed block diagram of the UWB transceiver of Fig. 1 ;
- Fig. 9 is a timing diagram of a stream of bi-phase monopulses in accordance with a preferred embodiment of the present invention.
- Fig. 10A is a timing diagram showing a one-chip analog code word according to a preferred embodiment of the present invention.
- Fig. 10B is a timing diagram showing a five-chip analog code word according to a preferred embodiment of the present invention.
- Fig. 11 is a timing diagram showing a two-chip digital code word according to a preferred embodiment of the present invention.
- Fig. 12A is a timing diagram showing an incoming signal and a locally- generated signal in a UWB transceiver
- Fig. 12B is a timing diagram showing a correlation result comparing the incoming signal and the locally-generated signal of Fig. 12A;
- Fig. 13 is a timing diagram of an error channel indicating the phase difference between the incoming signal and the locally-generated signal when the incoming signal and the locally-generated signal are close in phase;
- Figs. 14A to 14C are timing diagrams showing the operation of the track mode with respect to the correlation curve of Fig. 12B;
- Fig. 15 is timing diagram showing an incoming signal and a correlation signal for actual operation of a preferred embodiment of the present invention.
- Fig. 16 is a state diagram of a mode controller according to a preferred embodiment of the present invention.
- Fig. 17 is a state diagram of a mode controller according to an alternate preferred embodiment of the present invention.
- Figs. 18 is a block diagram of a specific embodiment of the acquisition controller or lock detector of Fig. 6;
- Fig. 19 shows the steps performed by the acquisition state machine of Figs. 16 and 17 according to the embodiment of the acquisition controller of Fig. 18;
- Fig. 20 is a graph that shows the behavior of the probability curves for various values of K according to the acquisition controller or lock detector of Fig. 18;
- Fig. 22 shows an alternate embodiment of the acquisition controller
- Fig. 23 shows another alternate embodiment of the acquisition controller or lock detector of the present invention in which AGC initialization is used to determine whether the mode controller should be in acquisition or track mode;
- Fig. 24 illustrates a processor system according to a preferred embodiment of the present invention. DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
- Fig. 1 is a block diagram of an ultra-wide band (UWB) transceiver according to a preferred embodiment of the present invention.
- the transceiver includes three major components, a receiver 1 , a radio controller and interface 3, and a transmitter 5.
- the receiver 1 includes a receiving antenna 10, a front end 15, a UWB waveform correlator 20, and a receiving timing generator 25.
- the transmitter includes a transmitting antenna 40, a UWB waveform generator 45, an encoder 50, and a transmitting timing generator 55.
- a single radio controller and interface 3 servicing both the receiver 1 and transmitter 5, alternate embodiments could include a separate radio controller and interface 3 for each of the receiver 1 and transmitter 5.
- a single antenna that is switched between transmitting and receiving may be used in place of the separate receiving and transmitting antennas 10 and 40.
- the receiving and transmitting timing generators 25 and 55 may also be combined into a single timing generator or may be maintained as separate units.
- the radio controller and interface 3 is preferably a processor-based unit that is implemented either with hard wired logic, such as in one or more application specific integrated circuits (ASICs) or in one or more programmable processors.
- the radio controller and interface 3 either serves as a media access control (MAC) controller or serves as a MAC interface between the UWB wireless communication functions implemented by the receiver 1 and transmitter 5 and applications that use the UWB communications channel for exchanging data with remote devices.
- MAC media access control
- the receiving antenna 10 converts an incoming UWB electromagnetic waveform into an electrical signal (or optical signal) and provides this electrical signal to the radio front end 15.
- the radio front end 15 processes the electric signals so that the level of the signal and spectral components of the signal are suitable for processing in the UWB waveform correlator 20.
- This processing may include spectral shaping, such as a matched filtering, partial matched filtering, simple roll-off, etc.
- the UWB waveform correlator 20 After front end processing, the UWB waveform correlator 20 then correlates the incoming signal with different candidate signals generated based on a clock signal from the timing generator 25 to determine whether the receiver 1 is synchronized with the incoming signal and if so, to determine the data contained in the received incoming signal.
- the timing generator 25 operates under the control of the radio controller and interface 3 to provide a clock signal CLK R that is used in the correlation process performed in the UWB waveform correlator 20.
- This clock signal CLKR has a phase that is preferably varied with respect to the incoming signal received at the receiving antenna 10.
- the UWB waveform correlator uses the clock signal CLK R to locally generate a correlation signal that matches a portion of the incoming signal and has the phase of the clock signal CLK R .
- the locally-generated correlation signal (the locally-generated signal) and the incoming signal are aligned with one another in phase, the UWB waveform correlator 20 provides high signal- to-noise ratio (SNR) data to the radio controller and interface 3 for subsequent processing.
- SNR signal- to-noise ratio
- the UWB waveform correlator 20 can be considered to have a correlation window containing the local signal. As the phase of the clock signal is varied with respect to that of the incoming signal, the correlation window is shifted. The correlation window is then compared to a snapshot of the incoming signal until an acceptable correlation result is obtained for the two signals, indicating that an acquisition lock has been achieved.
- the output of the UWB waveform correlator 20 is the data itself. In other circumstances, the UWB waveform correlator 20 simply provides an intermediate correlation result, which the radio controller and interface 3 uses to determine the data and determine when the receiver 1 is synchronized with the incoming signal.
- the UWB waveform correlator 20 operates in two modes of operation, a signal track mode ("track mode”) and a signal acquisition mode (“acquisition mode”). Acquisition mode is used when synchronization either has not occurred or has been lost, and the receiver 1 is working to achieve such synchronization. Track mode is used when synchronization has occurred and needs to be maintained.
- the radio controller and interface 3 provides a control signal to the receiver 1 to acquire synchronization.
- This control signal instructs the receiver 1 to slide the correlation window within the UWB waveform correlator 20 to try and match the phase of the incoming signal and achieve an acquisition lock. In particular, this is achieved by adjusting the phase and frequency of the clock output from the timing generator 25 until a desirable correlation result is obtained.
- the receiver enters track mode.
- the transceiver operates to maintain and improve synchronization.
- the radio controller and interface 3 analyzes the correlation result from the UWB waveform correlator 20 to determine whether the correlation window in the UWB waveform correlator 20, i.e., the phase of the local signal from the timing generator, needs to be adjusted.
- the receiver 1 provides data to an input port ("RX Data In”) of the radio controller and interface 3, which in turn provides this data to an external process, via an output port (“RX Data Out”).
- RX Data In an input port
- RX Data Out an output port
- the external process may be any one of a number of processes performed with data that is either received via the receiver 1 or is to be transmitted via the transmitter 5 to a remote receiver.
- the radio controller and interface 3 When the transceiver is transmitting a signal, the radio controller and interface 3 receives source data at an input port ("TX Data In”) from an external source. The radio controller and interface 3 then applies the data to the encoder 50 of the transmitter 5 via an output port ("TX Data Out”). The radio controller and interface 3 also provides control signals to the transmitter 5 for use in identifying the signaling sequence of UWB pulses. As noted above, in some embodiments of the present invention, the receiver 1 and the transmitter 5 functions may use joint resources, e.g., a common timing generator and/or a common antenna.
- the encoder 50 receives user coding information and data from the radio controller and interface 3 and preprocesses the data and coding so as to provide a timing input for the UWB waveform generator 45.
- the UWB waveform generator 45 in turn produces UWB pulses encoded in shape and/or time to convey the data to a remote location.
- the encoder 50 performs this function in accordance with a timing signal received from the transmitting timing generator 55.
- the encoder 50 produces the control signals necessary to generate the required modulation.
- the encoder 50 may take a serial bit stream and encode it with a forward error correction (FEC) algorithm (e.g., such as a Reed Solomon code, a Golay code, a Hamming code, a Convolutional code, etc.).
- FEC forward error correction
- the encoder 50 may also interleave the data to guard against burst errors.
- the encoder 50 may also apply a whitening function to prevent long strings of "ones” or “zeros.”
- the encoder 50 may also apply a user specific spectrum spreading function, such as generating a predetermined length chipping code that is sent as a group to represent a bit (e.g., inverted for a "one” bit and non-inverted for a "zero” bit, etc.).
- the encoder 50 may divide the serial bit stream into subsets in order to send multiple bits per wavelet or per chipping code, and generate a plurality of control signals in order to affect any combination of the modulation schemes as described above (e.g., as described in Lathi, "Modern Digital and Analog Communications Systems,” Holt, Rinehart and Winston, 1998, the entire contents of which is incorporated by reference herein).
- the radio controller and interface 3 may provide some identification, such as user ID, etc., of the source from which the data on the input port ("TX Data In") is received.
- this user ID may be inserted in the transmission sequence, as if it were a header of an information packet.
- the user ID itself may be employed to encode the data, such that a receiver receiving the transmission would need to postulate or have a priori knowledge of the user ID in order to make sense of the data.
- the ID may be used to apply a different amplitude signal (e.g., of amplitude "f") to a fast modulation control signal as a way of impressing the encoding onto the signal.
- the output from the encoder 50 is applied to the UWB waveform generator 45, which then produces a UWB pulse sequence of pulse shapes at pulse times according to the command signals it receives, which may be one of any number of different schemes.
- the output from the UWB generator 45 is then provided to the transmitting antenna 40, which then transmits the UWB energy to a receiver.
- the data may be encoded by using the relative spacing of transmission pulses (e.g., PPM, chirp, etc.).
- the data may be encoded by exploiting the shape of the pulses as described above (and/or as described in Lathi). It should be noted that the present invention is able to combine time modulation (e.g., such as pulse position modulation, chirp, etc.) with other modulation schemes that manipulate the shape of the pulses.
- the system according to the present invention has improved capability, allowing many transceiver units to operate in close proximity without suffering from interference from one another.
- Fig. 2 is a block diagram of the receiver and radio control and interface portions of the transceiver of Fig. 1 according to a preferred embodiment of the present invention.
- the UWB waveform correlator 20 further includes a pulse forming network (PFN) and timer 205, a data correlator 210, and an error channel correlator 215.
- the radio controller and interface 3 includes first and second A D converters 220 and 225, and a digital controller 230. The operation of the receiver 1 and the radio controller and interface 3 will be described below.
- the PFN and timer 205 Based on the clock signal received from the timing generator 25, the PFN and timer 205 generates a series of local pulses, e.g., square pulses or perhaps wavelets, (i.e., the locally-generated signal) that are provided to both the data correlator 210 and the error channel correlator 215.
- the PFN and timer 205 also provides a control signal to the data and error channel correlators 210 and 215 and a clocking command to the first and second A/D converters 220 and 225.
- the control signal controls the operation of the data and error channel correlators 210 and 215, and the clocking signal instructs the first and second A/D converters 220 and 225 to sample the respective outputs of the data and error channel correlators 210 and 215.
- the first and second A/D converters 220 and 225 receive the analog outputs from the data and error channel correlators 210 and 215, respectively, and convert these to digital signals, which are then provided to the digital controller 230.
- the digital controller 230 determines whether a signal of sufficient quality has been received (either for acquisition or to maintain signal lock) and performs a mode control operation that selects whether the receiver 1 should currently be in track mode or acquisition mode. In addition, if the receiver 1 is in track mode, the digital controller 230 also provides information to the receiver timing generator 25 to improve the signal lock.
- Fig. 3 is a block diagram of a data path in the receiver according to a preferred embodiment of the present invention.
- the front end 15 contains an amplifier 305;
- the data correlator 210 contains a data mixer 310 and a data integrator 315;
- the timing generator 25 includes a local oscillator ("LO") 320 and a phase controller 325.
- LO local oscillator
- the amplifier 305 amplifies the incoming signal prior to sending it to the data correlator 210.
- the front end can be modified to perform as many or as few operations as needed. For example, it could also perform filtering and signal adjustment such as automatic gain control (AGC), if required.
- AGC automatic gain control
- the data mixer 310 receives the amplified incoming signal from the front end 15 and the locally-generated signal from the PFN and timer 205 and mixes the two signals to generate an on-time signal.
- the on-time signal is then provided to the data integrator 315, which integrates the on- time signal over a period of time between reset commands received from the PFN and timer 205.
- the integrated on-time signal generated by the data integrator 315 is output through the first A D converter to the digital controller 230, which determines whether acquisition has successfully occurred in acquisition mode or whether data lock has been maintained in track mode.
- Alternate embodiments could employ multiple mixers separated by one or more other processing units (such as amplifiers, filters, etc.)
- the first mixer reduces the input signal to an IF signal and the second mixer reduces the signal to baseband.
- Fig. 4 is a block diagram of an error channel path in the receiver according to a preferred embodiment of the present invention.
- the front end 15 contains an amplifier 305;
- the error channel correlator 215 contains a first error channel mixer 405, a second error channel mixer 410, an error channel summer 415, and an error channel integrator 420;
- the timing generator 25 includes a local oscillator 320 and a phase controller 325.
- the first error channel mixer 405 receives the amplified incoming signal from the front end 15 and a first copy of the locally-generated signal from the PFN and timer 205 and mixes the two signals.
- the second error channel mixer 410 receives the amplified incoming signal from the front end 15 and a second copy of the locally-generated signal from the PFN and timer 205 and multiplies the two signals.
- the first and second copies of the locally-generated signal provided to the first and second error channel mixers 405 and 410 are preferably delayed by a set amount from each other so that the first error channel mixer 405 considers a locally-generated signal with a first phase and the second error channel mixer 410 considers a locally-generated signal with a second phase.
- first mixer reduces the input signal to an IF signal and the second mixer reduces the signal to baseband.
- phase delays for the incoming signal may be functionally achieved by either delaying the incoming signals provided to the first and second error channel mixers 405 and 410 a required amount or by positioning the phases of the first and second copies of the locally- generated signal provided to the first and second error channel mixers 405 and 410 the same amount from a central phase.
- the local oscillator 320 generates an initial clock signal. This signal is preferably at the same frequency as that of the incoming signal, though it does not need to be. Based on the initial clock signal and a phase control signal from the radio controller and interface 3 (specifically the digital controller 230), the phase controller 325 creates the locally-generated signal with a specific phase. This phase can and is adjusted in accordance with instructions from the digital controller 230 as the signal is processed.
- the chipping rate of the incoming signal, the initial clock signal, and the chipping rate of the locally-generated signal are all nominally at a frequency of 1.3 GHz, while the reset commands provided to the data integrator 315, the error integrator 420, and the second A/D converter 225, and the clocking signal provided to the first A/D converter 220 are at a frequency of 100 MHz. In alternate embodiments, however, these frequencies may be varied.
- Fig. 5 is a block diagram showing data and error channel paths of the receiver 1 according to a preferred embodiment of the present invention.
- the digital controller 230 includes a data code processor 520, an error channel code processor 530, and a mode controller 540.
- the mode controller 540 further includes a acquisition controller 545, a lock detector 550, and an error channel controller 555.
- the phase of the local signal output from the PFN and timer 205 is delayed by amounts 2 ⁇ , O ⁇ , and 1 ⁇ , via the first, second, and third delays 505, 510, and 515, respectively.
- the data code processor 520 and the error channel code processor 530 perform a similar function in the digital realm to the data correlator 210 and the error channel correlator 215. Just as the data correlator 210 mixes the incoming signal with the locally-generated signal to obtain a correlation result in the analog realm, the data code processor 520 performs a comparable function in the digital realm. The data code processor 520 simply receives the incoming digital signal and a locally- generated digital signal, and performs a correlation result. The error channel processor 530 correlates the digital error signal with the digital codeword to produce a final error value.
- the data code processor 520 and the error channel code processor 530 may have the same code word length, they do not necessarily have to be the same.
- the data code processor 520 can employ a codeword of length 4 while the error channel code processor 530 can employ a codeword of length 1.
- These digital code processors 520 and 530 can be eliminated if desired (e.g., the error channel code processor 530 could be eliminated if the code word length were set equal to one), but their presence allows signals to be received with increased reliability by allowing for additional digital correlation.
- the implementation of these elements would be comparable to the operations performed in the correlator 20, except that they would be implemented in digital logic.
- the mode controller 540 determines which mode the receiver 1 is in, and provides correction signals to improve the acquisition or tracking of the receiver 1.
- the acquisition controller 545 determines whether the signal has been properly acquired. If yes, it changes the receiver to track mode; if no, it awaits the next set of data signals for another acquisition determination.
- the lock detector 550 determines whether the signal should remain in track mode. If yes, it awaits the next set of data signals for another signal lock determination; if no, it changes the receiver to acquisition mode.
- the error channel controller 555 provides a correction value to improve tracking.
- the first, second, and third delays 505, 510, and 515 delay the local signal such that the data mixer 310, the first error channel mixer 405, and the second error channel mixer 410 each receive a local signal that is slightly different in phase. This allows the data correlator 210 to receive a locally-generated signal having a phase that is sufficiently close to that of the incoming signal, and the error channel correlator 215 to receive two locally-generated signals having phases that are a set amount before and after the locally-generated signal used by the data correlator 210.
- the phase of the locally-generated signal generated by the PFN and timer 205 is preferably delayed by 2 ⁇ , O ⁇ , and 1 ⁇ , via the first, second, and third delays 505, 510, and 515, respectively (where ⁇ is a set delay amount).
- ⁇ is a set delay amount
- these delay amounts and positions could be varied.
- the delays could be applied to the incoming signal instead of the locally-generated signal.
- Fig. 6 is a block diagram of an acquisition controller or a lock detector according to a preferred embodiment of the present invention.
- the acquisition controller 545 or lock detector 550 includes a first scaling mixer 605, an absolute value block 610, a first squarer 615, a noise path filter 620, a noise path sub-sampler 223, a second scaling mixer 625, a signal path filter 630, a signal path sub-sampler 223, a second squarer 635, a third scaling mixer 640, and a comparator 645.
- noise path will occasionally be used. This term refers to a noise-related path that includes a noise component. It is not meant to imply that the path carries only noise. However, for the sake of simplicity, it will sometimes be referred to as a noise path. As used in this description, the terms “noise path” and noise- related path” may be used interchangeably.
- the first, second, and third scaling mixers 605, 625, and 640 act to scale the amplitude of the signals being processed by the acquisition controller 545 at various points by scaling factors Ki, K 2 , and K 3 , respectively.
- these scaling factors could collectively or individually be equal to 1 , in which case the relevant scaling mixer could be eliminated entirely.
- These scaling factors K-i, K 2 , and K 3 may be constant throughout operation, or may be programmable.
- the system effectively allows for fractional scaling of the second mixer.
- the second and third scaling factors K 2 and K 3 are limited to integers, they can be normalized for the third scaling factor K 3 .
- the signal path will effectively have a scaling factor of 1
- the noise path has an effective scaling factor of K 2 /K 3 .
- scaling factors can take any values, in other embodiments some of the scaling factors can be set to be a factor of 2. This allows the associated scaling mixers to be implemented using shift registers, simplifying the design and implementation.
- the absolute value block 610 performs an absolute value function on the signal received from the first scaling mixer 605 to convert all negative values received into their corresponding positive values. This absolute value signal is then provided to a noise path (first squarer 615, noise path filter 620, and second scaling mixer 625), and to a signal path (signal path filter 630, second squarer 635, and third scaling mixer 640).
- the noise path first squares the absolute value signal at the first squarer 615, then passes the squared signal through the noise path filter 620 and scales the filtered signal, as necessary, with the second scaling mixer 625. This, combined with the signal path result, produces a noise- based parameter that is an estimate of the noise strength of the incoming signal.
- the noise path may include a noise path sub-sampler 623, which periodically samples the output of the noise path filter 620 at a periodic rate, which rate may be varied, e.g., every 4 th output, every 15 th output, every 228 th output, etc. However, if the sampling rate is uniformly set at one, i.e., every result is sampled, the noise path sub-sampler 223 may be omitted entirely.
- the signal path first filters the absolute value signal at the signal path filter 630, then squares the filtered signal with the second squarer 635 and scales the squared signal, as necessary, with the third scaling mixer 640. This produces a signal parameter that is an estimate of the signal strength of the incoming signal.
- the signal path may include a signal path sub-sampler 633, which periodically samples the output of the signal path filter 630 at a periodic rate, which rate may be varied, e.g., every 4 th output, every 15 th output, every 228 th output, etc. However, if the sampling rate is uniformly set at one, i.e., every result is sampled, the noise path sub-sampler 223 may be omitted entirely. In addition, the sampling rate of the signal path sub- sampler 633 need not be the same as the sampling rate of the noise path sub-sampler 223.
- the comparator 645 compares the noise-based parameter and the signal parameter based on certain threshold criteria to determine if the signal has been properly acquired. Based on this threshold determination, the comparator 645 outputs a mode-controlling parameter that indicates whether the receiver 1 should be in acquisition or track mode. Preferably, if the output signal is above the threshold then the receiver 1 should be in track mode, and if the output signal is below the threshold then the receiver 1 should transition towards an acquisition mode.
- a comparator 645 is shown in this embodiment, alternate embodiments can employ a more complicated processor to process the signal parameter and the noise-based parameter to generate the mode- controlling parameter. For example, such a processor could perform a non-linear mathematical function on the signal parameter and the noise- based parameter, and use the result of that mathematical function to determine the mode-controlling parameter.
- the noise and signal path filters 620 and 630 are preferably chosen to provide the best possible estimates for noise and signal strengths.
- a leaky integrator filter is used as the noise path filter 620 and a two-pole infinite impulse response filter is used as the signal path filter 630.
- a moving average filter is used as both the noise path filter 620 and the signal path filter 630.
- various other filters can be used as well.
- Fig. 7A is a block diagram of a leaky integrator filter, according to a preferred embodiment of the present invention. As shown in Fig. 7A, the leaky integrator includes a first mixer 705, a summer 710, a delay 715, and a second mixer 720.
- the leaky integrator filter receives the incoming signal at the first mixer 705, where it is scaled with a first scaling factor G.
- the scaled incoming signal is then sent to the summer 710 where it is added to a feedback signal provided by the second mixer 720.
- the output of the summer 710 is output as the filter result and is also provided to the delay 715.
- the output of the delay 715 is then provided to the second mixer
- the leaky integrator filter operates according to the following equation.
- y n Gx n + Hy n-1 (1 )
- x n is the present value of the incoming signal
- y n is the present value of the filter result
- y n- ⁇ is the previous value of the filter result
- G and H are the first and second scaling factors, respectively.
- the first and second scaling factors G and H are both less than 1 to provide stability to the filter.
- the following equalities are true
- ⁇ is a real number less than 1.
- alternate values for the first and second scaling factors G and H may be used.
- Fig. 7B is a block diagram of a moving average filter, according to a preferred embodiment of the present invention.
- the moving average filter includes first through third delays 725, 730, and 735, a summer 740, and a scaling mixer 745.
- the embodiment of the moving average filter of Fig. 7B receives the incoming signal at the first delay 725, and passes the delayed signal through the second and third delays 730 and 735.
- the incoming signal and the first through third delayed signals output from the first through third delays 725, 730, 735, respectively, are provided as inputs to the summer 740.
- These four values are added together at the summer 740 and scaled by a scaling factor D in the scaling mixer 745.
- the scaling factor is equal to ⁇ A.
- the moving average filter thus averages the effect of the current value of the incoming signal as well as the three previous values of the incoming signal, as shown in Equation (3).
- y n the present filter result
- x n the present value of the incoming signal
- x n - ⁇ , x n- 2, and x n- 3 are the three previous values of the incoming signal.
- Fig. 7C is a block diagram of a two-pole infinite impulse response filter, according to a preferred embodiment of the present invention.
- the infinite impulse response filter includes first and second summers 750 and 755, first and second delays 760 and 765, and first and second mixers 770 and 775.
- the infinite impulse response filter receives the present incoming signal x n at the first summer 750, where it is added to a correction factor C to obtain the present output signal y n .
- the output signal is then delayed by the first and second delays 760 and 765 to obtain the first and second delayed output signals y n- ⁇ and y n-2 , respectively.
- These values are scaled by the first and second scaling factors ⁇ i and ⁇ 2 in the first and second scaling mixers 770 and 775, respectively.
- the output of the second scaling mixer 775 is then subtracted from the output of the first scaling mixer 770 in the second summer 755 to generate the correction factor C, which is then fed back to the first summer 750.
- This correction value C can be either positive or negative, depending upon the values of the first and second delayed output signals y n- ⁇ and y n-2 , and the first and second scaling factors ⁇ i and ⁇ 2 .
- the infinite impulse response filter operates according to the following equation.
- Yn n + ( ⁇ lVn-l " ⁇ 2Vn-2) (5)
- x n is the present value of the incoming signal
- y n is the present value of the filter result
- y n- and y n-2 are the first and second delayed values of the filter result
- ⁇ i and ⁇ 2 are the first and second scaling factors, respectively.
- the output of the second scaling mixer 775 is subtracted from that of the first scaling mixer 770, though that could be reversed in alternate embodiments. Likewise, additional delayed and scaled signals could be provided for calculating the correction factor C.
- Fig. 7D is a block diagram of a finite impulse response (FIR) filter, according to a preferred embodiment of the present invention.
- the moving average filter includes first through third delays 772, 774, and 776, first through fourth scaling mixers 778, 780, 782, and 784, a summer 786, and a fifth scaling mixer 788.
- the embodiment of the FIR filter of Fig. 7D receives the incoming signal at the first delay 772, and passes the delayed signal through the second and third delays 774 and 776.
- the incoming signal and the first through third delayed signals output from the first through third delays 772, 774, 776, respectively, are provided as inputs to the first through fourth scaling mixers 778, 780, 782, and 784, respectively.
- the first through fourth scaling mixers 778, 780, 782, and 784 each scale their respective input signals by first through fourth scaling factors ⁇ -i, 2 , 3 , and oc , respectively.
- the output signals of the first through fourth scaling mixers 778, 780, 782, and 784 are then provided to the summer 786, which adds them together.
- the sum is then scaled by a fifth scaling factor E in the fifth scaling mixer 788.
- y n is the present filter result
- x n is the present value of the incoming signal
- x n- ⁇ , x n -2, and x n- 3 are the three previous values of the incoming signal.
- Fig. 8 is a more detailed block diagram of the UWB transceiver of Fig.
- the UWB transceiver includes an antenna 800, a transmit/receive (T/R) switch 805, a front end 15, splitter 810, a plurality of correlators 20I-20N, a radio controller and interface 3, an encoder 50, a waveform generator 45, a set of filters 815, an amplifier 820, and a timing generator module 825.
- the timing generator module 825 includes an output timing generator 825 0 , and a plurality of input timing generators 825I-825N- This embodiment allows multiple fingers (also called arms) to process the incoming signal at the same time, increasing the speed and efficiency of acquisition and tracking.
- the T/R switch 805 connects the antenna 800 to either the amplifier
- the T/R switch 805 can be eliminated in various ways, including using separate transmitting and receiving antennas.
- the received energy When receiving energy through the antenna 800, the received energy is coupled in to the T/R switch 805, which passes the energy to a radio front end 15 as an incoming signal.
- the radio front end 15 filters, extracts noise, and adjusts the amplitude of the incoming signal before providing the same to the splitter 810.
- the splitter 810 divides the incoming signal up into N copies of the incoming signal and applies the N incoming signals to different correlators 20I-20N.
- Each of the correlators 20I-20N receives a clock input signal from a respective input timing generator 825-I-825N of a timing generator module 825 as shown in Fig. 8.
- Each of these correlators corresponds to a different finger of the transceiver.
- the input timing generators 825I-825N receive a phase and frequency adjustment signal, as shown in Fig. 8, but may also receive a fast modulation signal or other control signals as well.
- the radio controller and interface 3 may also provide control signals (e.g., phase, frequency and fast modulation signals, etc.) to the timing generator module 825 for time synchronization and modulation control.
- the fast modulation control signal may be used to implement, for example, chirp waveforms, PPM waveforms, such as fast time scale PPM waveforms, etc.
- the radio controller and interface 3 also provides control signals to, for example, the encoder 50, the waveform generator 45, the filter set 815, the amplifier 820, the T/R switch 805, the front end 15, the correlators 20I-20N (corresponding to the UWB waveform correlator 20 of Fig. 1 ), etc., for controlling, for example, amplifier gains, signal waveforms, filter passbands and notch functions, alternative demodulation and detecting processes, user codes, spreading codes, cover codes, etc.
- the radio controller and interface 3 adjusts the phase input of the input timing generator 825 ⁇ , in an attempt for the correlator 20 ⁇ to identify and the match the timing of the signal produced at the receiver with the timing of the arriving signal.
- the radio controller and interface 3 senses the high signal strength or high SNR and begins to track, so that the receiver is synchronized with the received signal. Once synchronized, the receiver will operate in a track mode, where the input timing generator 825 ⁇ is adjusted by way of a continuing series of phase adjustments to counteract any differences in timing of the input timing generator 825 ⁇ and the incoming signal.
- a feature of the present invention is that by sensing the mean of the phase adjustments over a known period of time, the radio controller and interface 3 adjusts the frequency of the input timing generator 825 ⁇ so that the mean of the phase adjustments becomes zero.
- the frequency is adjusted in this instance because it is clear from the pattern of phase adjustments that there is a frequency offset between the input timing generator 825 ⁇ and the clocking of the received signal. Similar operations may be performed on input timing generators 825 2 - 825N, SO that each finger of the receiver can recover the signal delayed by different amounts, such as the delays caused by multipath (i.e., scattering along different paths via reflecting off of local objects).
- a feature of the transceiver in Fig. 8 is that it includes a plurality of tracking correlators 20I-20N- By providing a plurality of correlators, several advantages are obtained. First, it is possible to achieve synchronization more quickly (i.e., by operating parallel sets of correlation arms to find strong SNR points over different code-wheel segments). Second, during a receive mode of operation, the multiple arms can resolve and lock onto different multipath components of a signal. Through coherent addition, the UWB communication system uses the energy from the different multipath signal components to reinforce the received signal, thereby improving signal to noise ratio. Third, by providing a plurality of tracking correlator arms, it is also possible to use one arm to continuously scan the channel for a better signal than is being received on other arms.
- the communications system dynamically adapts to changing channel conditions.
- the radio controller and interface 3 receives the information from the different correlators 20-I-20N and decodes the data.
- the radio controller and interface 3 also provides control signals for controlling the front end 15, e.g., such as gain, filter selection, filter adaptation, etc., and adjusting the synchronization and tracking operations by way of the timing generator module 825.
- radio controller and interface 3 serves as an interface between the communication link feature of the present invention and other higher level applications that will use the wireless UWB communication link for performing other functions.
- Some of these functions would include, for example, performing range-finding operations, wireless telephony, file sharing, personal digital assistant (PDA) functions, embedded control functions, location-finding operations, etc.
- an output timing generator 825o also receives phase, frequency and/or fast modulation adjustment signals for use in encoding a UWB waveform from the radio controller and interface 3.
- Data and user codes (via a control signal) are provided to the encoder 50, which in the case of an embodiment of the present invention using time-modulation, passes command signals (e.g., ⁇ t) to the output timing generator 825o for providing the time at which to send a pulse. In this way, encoding of the data into the transmitted waveform may be performed.
- the encoder 50 When the shape of the different pulses are modulated according to the data and/or codes, the encoder 50 produces the command signals as a way to select different shapes for generating particular waveforms in the waveform generator 45.
- the data may be grouped in multiple data bits per channel symbol.
- the waveform generator 45 then produces the requested waveform at a particular time as indicated by the timing generator 825o.
- the output of the waveform generator is then filtered in the filter set 815 and amplified in the amplifier 820 before being transmitted via antenna 800 by way of the T/R switch 805.
- the transmit power is low enough that the transmitter and receiver are simply alternately powered down while the other operates without need for the T/R switch 805.
- neither the filter set 815 nor the amplifier 820 are needed, because the desired power level and spectrum are directly useable from the waveform generator 45.
- the filter set 815 and the amplifier 820 may be included in the waveform generator 45 depending on the implementation of the present invention.
- a feature of the UWB communications system disclosed is that a transmitted waveform can be made to have a nearly continuous power flow, for example, by using a high chipping rate, where individual wavelets in the waveform are placed nearly back-to-back.
- This configuration allows the system to operate at low peak voltages, yet produce ample average transmit power to operate effectively.
- sub-micron geometry CMOS switches for example, running at one-volt levels, can be used to directly drive antenna 800 such that the amplifier 820 is not required. In this way, the entire radio can be integrated on a single monolithic integrated circuit.
- the system can be operated without the filter set 815. If, however, the system is to be operated, for example, with another radio system, the filter set 815 can be used to provide a notch function to limit interference with other radio systems. In this way, the system can operate simultaneously with other radio systems, providing advantages over conventional devices that use avalanching type devices connected straight to an antenna, such that it is difficult to include filters therein.
- Figs. 9-14 The operation of a preferred embodiment of the transceiver described above will now be described with respect to Figs. 9-14.
- the transceiver uses bi-phase monopulses for the transfer of information.
- Figs. 9-11 are timing diagrams showing various arrangements of transmitted signals;
- Figs. 12A-14C are timing diagrams showing the operation of the error channel;
- Fig. 15 is timing diagram showing an incoming signal and a correlation signal for actual operation of a preferred embodiment of the present invention.
- Fig. 9 is a timing diagram of a stream of bi-phase monopulses in accordance with a preferred embodiment of the present invention.
- each bi-phase monopulse 900 is a signal having a positive peak and a negative peak formed adjacent to each other.
- the monopulses can be reversed in polarity as needed, and it is this difference in polarity that is used to carry information.
- data signals using monopulses transmit information bits at the lowest level through analog chips.
- Each analog chip has a set analog chip period T ac , indicating the duration of the chip, and a corresponding analog chip frequency F ac (or analog chip rate), and contains a single monopulse that represents a bit or partial bit of information.
- the analog chip period T ac is measured as the time between corresponding peaks on adjacent monopulses 900.
- the actual start and end points of the analog chip can be chosen as desired, provided that they do not overlap the time interval of the monopulse 900.
- Fig. 9 shows an embodiment where the analog chip is defined as having approximately equal portions of dead space before and after the monopulse 900. However, in alternate embodiments, the placement of the start and end points of the analog chip can be varied.
- the peak-to-peak pulse width T p is about 80 ps
- the analog chip period T ac is about 770 ps.
- analog code words Individual analog chips are ordered together into analog code words to transfer data at a given data rate, with each analog code word corresponding to a bit or a partial bit of information to be transferred.
- the analog code words have an analog code word period T aw , indicating the duration of an analog code word, and a related analog code word frequency F aw . This may correspond to the data rate, though it does not have to.
- Figs. 10A and 10B show two examples of analog code words.
- Fig. 10A is a timing diagram showing a one-chip analog code word according to a preferred embodiment of the present invention.
- This simplest example has an analog code word that includes a single analog chip.
- the analog code word period T aw and the analog chip period T ac are the same (i.e., the analog chips and the analog code words are transmitted at the same frequency).
- one particular orientation of the analog chip corresponds to an analog "1 ,” and the other orientation of the analog chip corresponds to an analog "0.” This could be reversed for alternate embodiments.
- Fig. 10B is a timing diagram showing a five-chip analog code word according to a preferred embodiment of the present invention.
- This embodiment has an analog code word that includes five analog chips.
- the analog code word period is five times the analog chip period (i.e., the analog code words are transmitted at one-fifth the frequency of the analog chips).
- analog chip period T ac and number of analog chips per analog code word n determine the period of the analog code word T a w-
- a particular orientation of the five analog chips corresponds to an analog "1 ,” and the inverse of this orientation corresponds to an analog "0.”
- the particular choice of chip orientation and arrangement within the analog code word is not critical, and can be varied as necessary. What is important is that the analog "1" and analog "0" code words are the inverse of each other.
- One preferred embodiment includes 13 analog chips per analog code word, and sets the analog chip frequency at 1.3GHz (770 ps analog chip period). This results in an analog code word frequency of 100MHz (10 ns analog code word period), which corresponds to an analog data transfer rate of 100 Mbits of information per second.
- the various parameters of peak-to-peak pulse width T p , analog chip period T ac , analog chip frequency F ac , number of analog chips per analog code word n, analog code word period T aw , and analog code word frequency F aw can be varied as necessary to achieve the desired performance characteristics for the transceiver.
- the embodiments disclosed in Figs. 10A and 10B have the same analog code word period T aWl despite the differing number of analog chips n. This means that the transmission power for a given analog code word period T aw is used in a single monopulse in the embodiment of Fig. 10A, but is spread out over five monopulses in the embodiment of Fig. 10B. Alternate embodiments can obviously change these parameters as needed.
- Analog code words may be combined into digital code words, which carry the signal data transmitted or received by the transceiver.
- the analog code words are used as digital chips to create the digital code words.
- Each digital chip thus has a digital chip period Td C that is equal to the analog code word period T aw , and a digital chip frequency F W that is equal to the analog code word frequency F aw .
- the number of digital chips (i.e., analog code words) m used to make a digital code word is determined by balancing the need for speed and reliability of transmission.
- Figs. 11 shows an example of a digital code word.
- Fig. 11 is a timing diagram showing a two-chip digital code word according to a preferred embodiment of the present invention.
- the digital code word period T dW is twice the digital chip period (i.e., the digital code words are transmitted at half the frequency of the digital chips).
- T dw m * Tdc (11)
- one particular arrangement of two digital chips corresponds to a digital "1 ,” and the inverse of this orientation corresponds to a digital "0.”
- the particular choice and arrangement of digital chips within the digital code word is not critical and can be varied as necessary. While there is a certain advantage in decoding if inverses are used, that is not necessary. For example, a digital "1” could be made up of an analog "11 ,” while a digital "0” is made up of an analog "01.”
- One advantage of using digital code words in addition to analog code words is that the size of digital code words can be easily changed during operation.
- the number of analog chips per analog code word is often fixed during the design, but the number of digital chips per digital code word can be changed as needed during operation. This could be done, for example, to vary the desired reliability of transmission.
- the transceiver can operate at a maximum data transmission rate equal to the analog transmission rate, or it could operate at a reduced transmission rate, but at greater reliability.
- One preferred embodiment sets the analog code word frequency F aw to 100MHz (10 ns analog code word period T aw ), which corresponds to an analog data transfer rate of 100 Mbits of information per second. If the size of the digital code word m is set to 1 , then the digital code word is transmitted at a digital code word F d frequency of 100 MHz, corresponding to a digital data transfer rate of 100 Mbits per second. However, if the size of the digital code word m is set to 2, then the digital code word F dw is transmitted at a digital code word frequency of 50 MHz (half the analog code word frequency), corresponding to a digital data transfer rate of 50 Mbits per second. A corresponding reduction in digital code word frequency and digital data transfer rate will occur as the digital code word size increases. Ultimately, the size of the digital code word can be varied as shown above until a desired balance of data rate and reliability is obtained.
- this digital code word length can be varied for different transmissions. If the level of interference is low and fewer errors are expected, a low digital code word length m can be chosen to maximize data transfer speed. However, if a great deal of interference is expected, then a higher digital code word length m can be chosen, with a resulting lower data transfer speed.
- Fig. 12A and 12B are timing diagrams showing the correlation result of an incoming bi-phase monopulse signal and a locally-generated bi-phase monopulse signal according to the phase difference between the two signals.
- Fig. 12A is a timing diagram showing an incoming signal and a locally-generated signal in a UWB transceiver; and
- Fig. 12B is a timing diagram showing a correlation result comparing the incoming signal and the locally-generated signal of Fig. 12A.
- an incoming signal 1200 including incoming pulses 1202, 1204, and 1206 arrives at some fixed clock interval called T ac (i.e., the analog chip period).
- T ac i.e., the analog chip period
- a locally-generated signal 1210 including local pulses 1212, 1214, and 1216 is then formed similar to the incoming pulses, but at an unknown phase offset ⁇ 0 with respect to the incoming signal.
- These two signals are then compared to each other to obtain a correlation result that indicates how close the two are in phase.
- the incoming signal 1200 arrives at the antenna 10 and passes through the front end 15 to arrive at the acquisition correlator 210.
- the locally-generated signal 1210 is formed at the PFN and timer 205 based on a signal received from the timing generator 25.
- the incoming signal 1200 and the locally- generated signal 1210 are then multiplied in the data mixer 310 (an acquisition mixer) and integrated in the data integrator 315 (an acquisition integrator) to obtain the correlation result, which is used in the acquisition mode.
- the incoming signal 1200 and the locally-generated signal 1210 are multiplied at two delayed times in the first and second error channel mixers 405 and 410 (tracking mixers), and the results are used to obtain an error channel (or error signal) that can be used to determine the phase difference ⁇ 0 between the incoming signal and the locally-generated signal when the incoming signal and the locally-generated signal are close in phase. This error channel is used during the track mode.
- Figure 12B shows a simplified version of the correlation result 1220 of the incoming signal with the locally generated pulses output from the acquisition integrator 315 as a function of time (or phase, since the phase is scanned). This result is passed through the first A/D converter 220 to the digital controller 230, which uses the result to determine the degree of correlation.
- the local pulses 1212, 1214,1216 created in the PFN and timer 205 may be positioned between the incoming pulses 1202, 1204, 1206 of the incoming signal 1200 as shown in Fig. 12A.
- phase controller 325 attached to the PFN and timer 205 is varied under control of the digital controller 230 until the locally-generated signal 1210 is in phase with the incoming signal 1200 at the acquisition correlator 210.
- digital controller 230 sends a signal to the phase controller 325 to adjust the phase of the locally-generated signal 1210.
- the local pulses 1212, 1214, 1216 slide in phase until they are aligned (synchronized) with the incoming pulse train at the acquisition correlator 210 and hence maximum correlation is achieved.
- Figure 12B shows the correlation result 1220 of the incoming signal with the locally generated pulses at the acquisition correlator 210 as a function of time (or phase, since the phase is scanned).
- the magnitude of the output of the correlator 210 is a function of the phase difference ⁇ 0 between the incoming signal and the locally-generated signal.
- An SNR threshold T R is set that is used to identify specific portions of the correlation function that are at a desired level of correlation.
- the correlation result 1220 is examined over a given time (or phase) until the portions of the correlation above the exemplary SNR threshold TR are found.
- the receiver can be considered synchronized to the incoming signal.
- the correlation is at a maximum. Furthermore, point 1222 along with neighboring portions of the correlation is above the magnitude threshold T R .
- the threshold TR can be changed as need to achieve the desired level of correlation. In fact, the threshold TR can be modified during operation as a higher or lower level of correlation is needed.
- Fig. 13 is a simplified timing diagram showing the amplitude of the error signal as a function of the phase difference ⁇ 0 between the incoming signal and the locally-generated signal.
- an error channel 1300 is a signal that has a relatively flat region F where the incoming signal and the locally-generated signal are very different in phase, two curved regions Ci and C 2 where the incoming signal and the locally-generated signal are somewhat close in phase, and an approximately linear region L where the incoming signal and the locally- generated signal are very close in phase.
- the error channel corresponds to the output of the tracking correlator 215.
- the tracking correlator mixes the incoming signal with the locally generated signal at a phase a set amount before the acquired phase and a set amount after the acquired phase.
- the error channel 1300 If the error channel 1300 is in the linear region L, then its magnitude is proportional to the phase difference between the incoming signal and the locally-generated signal. Once it leaves the linear region L, then the error channel 1300 becomes a poor estimate for phase difference.
- the phase difference between the incoming signal and the locally- generated signal is zero and no correction need be performed (point Pi on the error channel). If the amplitude of the calculated difference between the early tracking signal and the late tracking signal is a positive value A+, then the phase of locally-generated signal is off from that of the incoming signal by an amount ⁇ + in a given direction (point P 3 on the error channel). If the amplitude of the calculated difference between the early tracking signal and the late tracking signal is a negative value A., then the phase of locally-generated signal is off from that of the incoming signal by an amount ⁇ . in the opposite direction (point P 2 on the error channel).
- Figs. 14Ato 14C are timing diagrams showing the operation of the track mode with respect to the correlation curve of Fig. 12B.
- the incoming signal is acquired when the SNR (in this case amplitude) of the correlation signal is above the threshold TR. Ideally this will take place when the amplitude of the correlation signal is at a maximum. However, it is more likely that the correlation signal will be at a point above the threshold TR, but not at the maximum. In addition, even if the signal is initially acquired at the perfect phase, there may be some slipping of the phase during operation, causing the acquisition point to slip to somewhere other than the maximum point on the correlation curve.
- SNR in this case amplitude
- the receiver 1 leaves acquisition mode to enter track mode.
- the tracking correlator 215 determines whether the phase of the locally-generated signal is correct, too high, or too low, and gives an indication of how to correct it.
- Figs. 14Ato 14C illustrate three possible conditions for the acquisition phase.
- the acquisition phase ⁇ AI is at the ideal point
- the acquisition phase ⁇ A2 is later than the ideal point
- the acquisition phase ⁇ A 3 is earlier than the ideal point.
- the polarity of the slope of a line drawn between these two points indicates how the acquisition phase should be changed, and the magnitude of the slope indicates to what degree the acquisition phase should be changed.
- FIG. 14A shows the situation where a first acquisition phase is chosen as ⁇ A ⁇ , which results in a first tracking phase ⁇ n an amount ⁇ before the first acquisition phase ⁇ AI and a second tracking phase ⁇ T2 an amount ⁇ after the first acquisition phase ⁇ A ⁇ -
- the first acquisition phase ⁇ AI corresponds to a first acquisition point Ai on the correlation curve; and the first and second tracking phases ⁇ n and ⁇ T2 correspond to first and second tracking points Ti and T 2 , respectively, on the correlation curve.
- the first acquisition point is at a maximum point on the correlation curve, and so the first acquisition phase is exactly correct.
- a first and second tracking points Ti and T 2 have the same magnitude on the correlation curve. Therefore a line drawn between the first and second tracking points Ti and T 2 has a zero slope, indicating that no change need be made to the first acquisition phase ⁇ AI .
- Fig. 14B shows the situation where a second acquisition phase is chosen as ⁇ A2 , which results in a third tracking phase ⁇ 3 an amount ⁇ before the second acquisition phase ⁇ A2 and a fourth tracking phase ⁇ T4 an amount ⁇ after the second acquisition phase ⁇ A2 -
- the second acquisition phase ⁇ A 2 corresponds to a second acquisition point A 2 on the correlation curve; and the third and fourth tracking phases ⁇ 3 and ⁇ T4 correspond to third and fourth tracking points T 3 and T 4 , respectively, on the correlation curve.
- the second acquisition phase ⁇ A2 is higher than it should be, meaning that the second acquisition point A 2 has a lower magnitude than the maximum point on the correlation curve. Furthermore, the third tracking point T 3 has a higher magnitude than the fourth tracking point T 4 . Therefore a line drawn between the third and fourth tracking points T 3 and T 4 has a negative slope, indicating that the second acquisition phase ⁇ A2 should be reduced. Furthermore, as the second acquisition phase ⁇ A2 slips farther from the ideal point, the slope of the line between the third and fourth tracking points T 3 and T 4 will decrease, indicating that the second acquisition phase ⁇ A2 must be reduced by a greater amount.
- Fig. 14C shows the situation where a third acquisition phase is chosen as ⁇ A3 , which results in a fifth tracking phase ⁇ T5 an amount ⁇ before the third acquisition phase ⁇ A 3 and a sixth tracking phase ⁇ i 6 an amount ⁇ after the third acquisition phase ⁇ A 3 -
- the third acquisition phase ⁇ A3, corresponds to a third acquisition point A3 on the correlation curve; and the fifth and sixth tracking phases ⁇ J S and ⁇ correspond to the fifth and sixth tracking points T 5 and T 6 , respectively, on the correlation curve.
- the third acquisition phase ⁇ A 3 is lower than it should be, meaning that the third acquisition point A 3 has a lower magnitude than the maximum point on the correlation curve. Furthermore, the fifth tracking point T 5 has a lower magnitude than the sixth tracking point T 6 . Therefore a line drawn between the fifth and sixth tracking points T 5 and 3 has a positive slope, indicating that the third acquisition phase ⁇ A 3 should be increased. Furthermore, as the third acquisition phase ⁇ A3 slips farther from the ideal point, the slope of the line between the fifth and sixth tracking points T 5 and T ⁇ will increase, indicating that the third acquisition phase ⁇ A 3 must be increased by a greater amount.
- the error channel of Fig. 13 in the linear region L is just such an estimation. As long as the phase difference ⁇ 0 between the incoming signal and the locally-generated signal is small enough that the error channel is in the linear region L, the error channel signal can be used to calculate the slope of the line between the two tracking points, which can then be used to indicate how the phase of the locally-generated signal should be changed.
- This analysis may be performed by obtaining three delayed phases for the locally-generated signal, each an amount ⁇ apart in phase.
- the first signal (delayed by an amount O ⁇ ) is used as an early tracking signal; the second signal (delayed by an amount 1 ⁇ ) is used as an acquisition signal; and the third signal (delayed by an amount 2 ⁇ ) is used as a late tracking signal.
- This is obtained in the embodiment of Figs. 1-5 by having the first through third delays 505, 510, and 515. In alternate embodiments, however, delays could be applied to the incoming signal and the locally- generated signal could pass unchanged.
- the early tracking signal is supplied to the first tracking mixer 405 and the late tracking signal is supplied to the second tracking mixer 410, both of which receive a copy of the incoming signal.
- the results from these two mixing operations are sent to the tracking adder 415 to obtain a difference.
- the result from the second tracking mixer 410 is subtracted from that of the first tracking mixer 405. This is shown purely for illustrative purposes. The operation could easily be done in reverse, with result from the first tracking mixer 405 being subtracted from that of the second tracking mixer 410. The only difference in this case would be a reversal of the polarity of the signal output from the tracking adder 415.
- Figure 13 shows the error tracking result output from the tracking integrator 420 as a function of the phase difference between the incoming signal and the locally-generated signal.
- This result is passed through the second A/D converter 230 to the digital controller 230, which uses the result to determine the how close the actual acquisition phase is to an ideal acquisition phase, and how it should be changed to bring it closer to the ideal acquisition phase.
- Fig. 15 is timing diagram showing an incoming signal and a correlation signal for actual operation of a preferred embodiment of the present invention, as shown in Figs. 1 to 7.
- Signal Properties
- a UWB signal is preferably generated with a sequence of shape-modulated wavelets, where the occurrence times of the shape-modulated wavelets may also be modulated.
- shape control parameters is modulated with the analog signal. More typically, the wavelets take on M possible shapes. Digital information is encoded to use one or a combination of the M wavelet shapes and occurrence times to communicate information.
- each wavelet communicates one bit, using two shapes such as bi-phase.
- each wavelet may be configured to communicate q bits, where M ⁇ 2 q .
- four shapes may be configured to communicate two bits, such as with quadrature phase or four-level amplitude modulation.
- each wavelet is a "chip" in a code sequence, where the sequence, as a group, communicates one or more bits.
- the code can be M-ary at the chip level, choosing from M possible shapes for each chip.
- UWB waveforms are modulated by a variety of techniques including but not limited to: (i) bi-phase modulated signals (+1 , -1 ), (ii) multilevel bi-phase signals (+1 , -1 ,+a1 , -a1 , +a2, -a2, ...
- the signal T,- could be encoded for data, part of a spreading code or user code, or some combination thereof.
- the signal T could be equally spaced, or part of a spreading code, where T corresponds to the
- a and k may also be chosen from a finite set based on the user code or encoded data.
- Equation 11 can be used to represent a sequence of exemplary transmitted or received pulses, where each pulse is a shape modulated UWB wavelet, g B . (r -7 ⁇ ).
- the subscript / refers to the h pulse in the sequence of UWB pulses transmitted or received.
- the wavelet function g has M possible shapes, and therefore B,- represents a mapping from the data, to one of the M-ary modulation shapes at the h pulse in the sequence.
- the wavelet generator hardware e.g., the UWB waveform generator 45
- the encoder 21 combines the data stream and codes to generate the M-ary states. Demodulation occurs in the waveform correlator 5 and the radio controller and interface 9 to recover to the original data stream. Time position and wavelet shape are combined into the pulse sequence to convey information, implement user codes, etc.
- function f defines a basic wavelet shape
- function h is simply the Hubert transform of the function f.
- the parameters B i 2 ,B i 3 ,... ⁇ represent a generic group of parameters that control the wavelet shape.
- An exemplary waveform sequence x(t) can be based on a family of wavelet pulse shapes f that are derivatives of a Gaussian waveform as defined by Equation 14 below.
- the function ⁇ () normalizes the peak absolute value of f B (t) to 1.
- the parameter B i 2 controls the pulse duration and center frequency.
- the parameter B i 3 is the number of derivatives and controls the bandwidth and center frequency.
- Another exemplary waveform sequence x(t) can be based on a family of wavelet pulse shapes fthat are Gaussian weighted sinusoidal functions, as described by Equation 15 below.
- b controls the pulse duration
- o> controls the center frequency
- k ⁇ controls a chirp rate.
- Other exemplary weighting functions, beside Gaussian, that are also applicable to the present invention include, for example, Rectangular, Hanning, Hamming, Blackman-Harris, Nutall, Taylor, Kaiser, Chebychev, etc.
- Another exemplary waveform sequence x(t) can be based on a family of wavelet pulse shapes that are inverse-exponentially weighted sinusoidal functions, as described by Equation 16 below.
- the leading edge turn on time is controlled by t1
- the turn-on rate is controlled by tr.
- the trailing edge turn-off time is controlled by t2, and the turn-off rate is controlled by tf.
- the starting phase is controlled by ⁇
- the starting frequency is controlled by ⁇
- the chirp rate is controlled by k
- the stopping frequency is controlled by ⁇ +kTo.
- a feature of the present invention is that the M-ary parameter set used to control the wavelet shape is chosen so as to make a UWB signal, wherein the center frequency f c and the bandwidth ⁇ of the power spectrum of g(t) satisfies 2f c > ⁇ >0.25f c .
- conventional equations define in-phase and quadrature signals (e.g., often referred to as / and Q) as sine and cosine terms.
- / and Q in-phase and quadrature signals
- This conventional definition is inadequate for UWB signals.
- the present invention recognizes that use of such conventional definition may lead to DC offset problems and inferior performance.
- a key attribute of the exemplary wavelets is that the parameters are chosen such that neither f nor h in Equation 12 above has a DC component, yet f and h exhibit the required wide relative bandwidth for UWB systems.
- the matched filter output of the UWB signal is typically only a few cycles, or even a single cycle in duration.
- the compressed (i.e., coherent matched filtered) pulse width of a UWB wavelet will now be defined with reference to Fig. 15.
- the time domain version of the wavelet thus represents g(t) and the Fourier transform (FT) version is represented by G( ⁇ ).
- the output of the matched filter in the time domain is seen by performing an inverse Fourier transform (I FT) on P( ⁇ ) so as to obtain p(t), the compressed or matched filtered pulse.
- I FT inverse Fourier transform
- the width of the compressed pulse p(t) is defined by Tc, which is the time between the points on the envelope of the compressed pulse E(t) that are 6 dB below the peak thereof, as shown in Fig. 16.
- the envelope waveform E(t) may be determined by Equation 17 below.
- the above-noted parameterized waveforms are examples of UWB wavelet functions that can be controlled to communicate information with a large parameter space for making codes with good resulting autocorrelation and cross-correlation functions.
- each of the parameters is chosen from a predetermined list according to an encoder that receives the digital data to be communicated.
- at least one parameter is changed dynamically according to some function (e.g., proportionally) of the analog signal that is to be communicated.
- the receiver operates in either an acquisition or a track mode.
- the receiver is already locked to the incoming signal, the receiver is in track mode; when signal integrity significantly degrades, or has not yet been locked, the receiver enters to acquisition mode to acquire or reacquire the signal.
- an incoming UWB signal is received through the antenna 10.
- the PFN and timer 205 generates a string of pulses that corresponding in sequence to a code applied to the transmitted signal. This string of pulses is then mixed with the incoming signal at the acquisition mixer 310.
- the acquisition integrator 315 integrates the output of the acquisition mixer 310 and outputs a correlation value that indicates the correlation between the incoming UWB signal and the string of pulses generated by the PFN and timer 205.
- the output of the acquisition integrator 315 has a maximum correlation value when its two input signals are perfectly phase aligned.
- the local pulse stream created in the PFN and timer 205 may be positioned out of phase with the incoming signal, i.e., the pulses of the local pulse stream appear between the pulses of the incoming signal. In this case, the correlation value output from the acquisition integrator 315 would be small. To obtain a sufficiently high correlation between these two signals, the phase of the clock in the PFN and timer 205 is varied by the phase controller 325 until the generated pulse stream is closely enough matched in phase with the incoming signal at the acquisition mixer 310.
- a threshold value TR for the SNR of the correlation output from the acquisition integrator 315 is controlled through the use of a threshold value TR for the SNR of the correlation output from the acquisition integrator 315. If the SNE of the correlation output from acquisition integrator 315 is below a set threshold value, the digital controller 230 sends a signal to the phase controller 325 to adjust the phase of the generated local pulse stream. To do this, the phase of the local oscillator 320 is adjusted repeatedly to shift the phase of the local pulse stream until it is sufficiently in phase with the incoming signal. Thus, the local pulse stream slides in phase until it is aligned in time with the incoming signal at the acquisition mixer 310, hence, obtaining a maximum correlation SNR. The point at which a maximum correlation SNR occurs is determined by any of a variety of acquisition routines.
- maximum correlation SNR refers to a correlation SNR that is above the set threshold T R rather than an absolute maximum correlation value. Depending upon the level at which the threshold is set, the number of positions of "maximum correlation SNR" will vary.
- the digital controller 230 switches to have the receiver 1 operate in track mode.
- an acceptable quality of service e.g., a data rate at an acceptable bit error rate (BER)
- BER bit error rate
- the first A/D converter 220 is set to have a sampling rate equal to the analog codeword frequency F aw , thus providing one sample per analog code word.
- Each of these samples has a data bit width of 3 to 8 bits, depending on the implementation of first A/D converter 220. Accordingly, an incoming bit is a sample point with a noise- free value of either A or -A, where A is the signal amplitude.
- An amplitude A indicates an incoming signal "1 ,” and, an amplitude -A indicates an incoming signal "0" (represented by "-1").
- the bit pattern actually varies around amplitudes A and -A.
- amplitude A could easily indicate an incoming signal "0,” while an amplitude -A could indicate an incoming signal of "1.”
- Signal power may be expressed as the square of the mean of the absolute value of the bit pattern, which corresponds with the post- compression amplitude of the UWB signal. Noise power is given by the variance around that mean. To determine whether tracking is proceeding properly, it is necessary to measure the SNR to make sure that the signal has sufficient SNR.
- the incoming signal is a bi-phase signal, i.e., it communicates with inverted and non-inverted channel symbols.
- the BER is ideally given by a function Q(A/ ⁇ ), where A is the signal amplitude, ⁇ is the noise standard deviation. As an example, if the tolerable BER is 10 "2 (such that one error in 100 incoming bits is allowed), the system will remain in track mode as long as there is fewer than one error per 100 incoming bits.
- the BER is related to the SNR. Recognizing this, the present inventors implemented a mechanism and process to estimate SNR such that the preferred mode of operation, i.e. acquisition or track, could be determined with certainty.
- a mode controller of the present invention implements finite state machines.
- Fig. 16 is a state diagram of a mode controller according to a preferred embodiment of the present invention.
- the mode controller includes a start state 1600, an acquisition state 1601 , and a track state 1602.
- an acquisition controller 545 acquires the incoming signal during the acquisition mode of operation.
- an error channel controller 555 tracks the incoming signal and a lock detector 550 monitors the SNR of the signal during the track mode of operation.
- the value of a variable L drives the mode controller by determining when the mode controller should transition between states and in which mode the receiver should operate.
- L is a mode- controlling parameter.
- the mode controller starts in initial state 1600.
- An acquisition controller 545 in state 1601 then acquires the signal, and a value for L is repeatedly determined.
- L is set to equal 1 if the SNR is above a set acquisition threshold needed to acquire a signal, and is set to equal -1 if the SNR is below the acquisition threshold.
- the error channel controller 555 then tracks the signal.
- a value for L is again repeatedly determined by the lock detector 550.
- L is set to equal 1 if the SNR is above a set tracking threshold needed to maintain a track, and is set to equal -1 if the SNR is below the tracking threshold.
- the mode controller 540 can also include multiple track states, as shown in Fig. 17.
- Fig. 17 is a state diagram of a mode controller according to an alternate preferred embodiment of the present invention.
- the mode controller 540 includes a start state 1700, an acquisition state 1701 , and N track states shown by example in states 1702 to 1708.
- N is an integer greater than 1.
- the mode controller 540 of Fig. 17 starts in the initial state 1700, then acquires the signal in the acquisition state 1701. Acquisition is performed as described above with respect to the acquisition state 1601. After acquisition, the mode controller 540 goes to a 1 st track state 1702, where L is calculated. As with the embodiment of Fig. 16, L is set to equal 1 if the SNR is above a set tracking threshold needed to maintain a track, and is set to equal -1 if the SNR is below the tracking threshold.
- the 1 st track state 1702 can be considered an initial track state and the 2 nd through N th track states 1704 to 1708 can be considered intermediate states. When in these intermediate states, the receiver is still in track mode.
- the mode controller 540 transitions out of the N th tracking state 1708 and goes back into the acquisition state 1701. At this point, the mode controller 540 directs the receiver to reacquire the signal. After acquisition, the mode controller 540 passes control back to 1 st track state 1702 and the process repeats.
- the function of the intermediate tracking states 1704 to 1708 is to prevent the receiver from jumping immediately to the reacquisition state if the receiver receives a burst of noise.
- the mode controller 540 is built to increase the steepness of the radio performance curves and to ensure that accidental signal unlocks do not occur. Thus, it takes longer to become unlocked and the curve steepens.
- These intermediate states allow the receiver to tolerate intermittent bit errors without going into the acquisition state. Increasing or reducing the number of intermediate states can adjust the amount of time it takes to unlock a tracking process. This function is especially useful when there are burst errors. These burst errors cause short periods of increased bit errors. However, if the signal is easily unlocked, these intermittent burst errors could cause the signal to go into frequent reacquisition, thus reducing system throughput.
- the mode controllers 540 required by Figs. 16 and 17 may be implemented in a programmable processor such as an ASIC, for example.
- a preferred embodiment of the mode controller state machine depicted in Fig. 17 could contain three intermediate tracking states. Alternate embodiments could choose more or fewer, depending upon the amount of time allowed to recover from a period of poor signal integrity.
- Fig. 6 shows the case in which the mode controller 540 determines whether the receiver 1 should be in acquisition or track mode based on the estimation of signal and noise power. This determination begins with a calculation of two parameters, an estimate of the signal strength Si and an estimate of the noise plus signal strength n-i.
- Equation 19 shows the calculation of s-i, where samples Xj are summed over a set of B bits in the incoming signal and then squared.
- Equation 20 shows the calculation of n-i, where the square of Xj is summed over the set of B bits.
- a lock parameter L is a determination of whether a signal meets a SNR requirement.
- a lock constant K influences the probability of L being 1 , i.e. the threshold that the signal must meet.
- s-i should be greater than ni by a factor equal to the lock constant K.
- Equations 22-24 show the expected values of s-i, ni and where I X ⁇ I from Equation 18 is substituted in Equations 19 and 20 and the expected values taken.
- the mode controller Since the BER is a function of SNR, the mode controller adjusts the
- the noise and signal path filters 620 and 630 are moving average filters sub- sampled by a factor of B.
- different filters could be used in alternate embodiments.
- the Equations 19 to 25 would be changed to account for the behavior of the chosen filters.
- the first and third scaling factors Ki and K 2 were set equal to a value other than 1 , new constants corresponding to these values could be added to the equations where necessary.
- the incoming sampled data stream Xi passes through the absolute value block 610 and the absolute value of the incoming sampled data stream I Xj I is determined.
- the absolute value of the scaled incoming signal I Xj I is then used in parallel calculations to determine the noise related estimate ni and the signal estimate s-i.
- the noise related estimate ni is determined by squaring the absolute value of the scaled incoming signal I Xj I in the first squarer 615 and then filtering the squares in the noise path filter 620.
- the noise related estimate ni is then scaled by the scaling factor K at the second scaling mixer 625 and the scaled noise related estimate Kni is provided to the comparator 645.
- K is initially set to correspond to a desired BER.
- the signal estimate Si is determined by filtering the absolute value of the scaled incoming signal I Xj I over a set number of samples in the signal path filter 630 and then squaring the filtered signal in the second squarer 635.
- the signal estimate si is then provided to the comparator 645.
- the signal estimate can also be scaled before it is provided to the comparator 645.
- the signal estimate Si and the scaled noise related estimate Kni are compared to determine the probability of the incoming signal being locked. This comparison yields the lock parameter L.
- L is input to a mode controller state machine 1805. Based on this signal, the mode controller state machine 1805 will either stay in the current state or transition to a different state, as described with reference to Figs. 16 and 17.
- the comparator 645 outputs the value of L, which determines whether the signal is of sufficient quality to be acquired in the acquisition state, or whether the signal is of sufficient quality that a lock can be maintained in the tracking state.
- a direct computation of the ratio in Equation 24 is therefore not required since Equation 24 is only used to set the value of K.
- the value of K can be set empirically based on simulation. This is often the technique used when more complex filters are used for the noise and signal path filters 620 and 630.
- Fig. 19 shows the steps performed by the mode controller state machine 1805 of Fig. 18 whether in an acquisition state 1601 , 1701 or a tracking state 1602, 1702, 1704, 1706, 1708 (See Figs. 16 and 17), according to the embodiment of the mode controller 540 of Fig. 6.
- step S1902 a set of bits B in the incoming signal is collected. Using this set of B samples, the current state 1601 , 1602, 1701 , 1702, 1704, 1706, or 1708 computes a set of intermediate parameters S1904. Based on these intermediate parameters, an output parameter is calculated in step S1906, and this output parameter is provided as an output in step S1908.
- the intermediate parameters are preferably a signal parameter and a noise-related parameter. They could be Si and ni, as described above with respect to the first preferred embodiment of the mode controller. They could also be / and g, or and gi, as described below referring to Fig. 22, with respect to the second and third preferred embodiments of the mode controller. These parameters may be continually monitored, or may be sampled at a set periodicity.
- the intermediate parameters are computed "in band.” In other words, they are computed within the same bandwidth.
- the output parameter is a mode- controlling parameter called a lock parameter L, which takes a value of 1 or -1.
- the lock parameter L indicates whether the mode controller state machine 1805 should transition to a new state, and what the new state will be.
- the lock parameter L indicates whether the set of B samples is at a sufficiently high SNR to transition to a new state.
- a sufficiently high SNR will result in L having a value of 1 , which will cause the mode controller state machine 1805 to move to a tracking state, or transition to a lower tracking state.
- a sufficiently low SNR will result in L having a value of -1 , which will cause the mode controller state machine 1805 to move to a higher tracking state, or transition back to the acquisition state.
- mode controller state machine 1805 may be slightly different when in different states.
- the step of computing the output parameter S1906 may be performed slightly differently when in the acquisition state as compared to when in the tracking state.
- the intermediate parameters i.e., the signal parameter and the noise-related parameter
- the noise and signal path filters 620 and 630 can either be finite impulse response (FIR) or infinite impulse response (IIR) filters.
- An example of such an embodiment employs an IIR signal filter 620 of the form depicted in Fig. 7C that is designed to have an impulse response that closely matches the shape of the autocorrelation pulse of Fig. 12B. Thus, an approximate matched filter is used in the signal estimation path in Fig. 18.
- An equivalent approach employing an FIR filter or an IIR filter with a different structure could also be used.
- An example of the type of filter used in the noise-related path of Fig. 18 is the leaky integrator filter shown in Fig. 7A or the moving average filter of Fig. 7B.
- Other forms of FIR and IIR filters are possible.
- Fig. 20 is a graph that shows the behavior of the probability curves for various values of K according to the acquisition controller or lock detector of Fig. 18 where sub-sampled moving average filters are used for the noise and signal path filters 620 and 630.
- the value selected for B is 16, and the filters are sub-sampled by a factor of 16. From these curves, it is clear that larger values of K drive L to -1 at lower BER's.
- the BER in this exemplary embodiment is set to 10 "2 . This means that for every 100 incoming bits 1 error is allowed. If the BER reaches or gets larger than 10 "2 , then on average the mode controller drives the receiver to acquire a new signal.
- KA 100 * KA
- Fig. 21 shows the performance curve of the mode controller state machine 1805 in Fig. 18 with three intermediate tracking states. (See Fig. 17.)
- Fig. 22 shows an alternate embodiment of the acquisition controller
- the acquisition controller 545 or lock detector 550 includes an absolute value block 2205, a first filter 2210, a first sub-sampler 2213, a first scaling mixer 2215, a first squarer 2220, a second squarer 2230, a second filter 2235, a second sub-sampler 2238, a second scaling mixer 2240, and a comparator 2245.
- Equation 26 explains how the expected value of / may be calculated assuming the first filter 2310 is a moving average filter. And Equation 26 explains how the expected value of g may be calculated, assuming the second filter 2335 is a moving average filter.
- Equation 28 shows the direct estimate of SNR.
- the SNR corresponding to the desired BER can be determined and monitored.
- the mode controller can detect an unlock status with lock parameter L.
- the present invention compares the SNR to the target level in Equation 29.
- an incoming bit stream Xj is received at the absolute value block 2205, which calculates the absolute value of the incoming bit stream Xj.
- This absolute value is then filtered in the first filter and multiplied by the scaling factor 1/B in the first scaling mixer 2215 to determine /.
- This value of / is then squared to determine the value I 2 .
- the value g is determined by squaring Xj in the second squarer 2230 and filtering the squares in the second filter 2235. That output is then multiplied by 1/B in the second scaling mixer 2240.
- the comparator 2245 then compares I and g to determine the lock parameter L.
- the lock parameter L is provided to a controller, which is used by a mode controller to determine whether the receiver should be in track or acquire mode.
- the track state may include multiple sub-states such that the state controller could also move the receiver between the multiple track sub-states as well as between the track and acquisition states.
- a first sub-sampler 2213 may be provided between the first filter 2210 and the first scaling mixer 2215.
- the first sub-sampler 2213 samples the output of the first filter 2210 at a periodic rate, which rate may be varied, e.g., every 4 th output, every 15 th output, every 228 th output, etc. However, if the sampling rate is uniformly set at one, i.e., every result is sampled, the first sub-sampler 2213 may be omitted entirely.
- a second sub-sampler 2238 may be provided between the second filter 2235 and the second scaling mixer 2240.
- the second sub-sampler 2238 may be omitted entirely.
- the sub-sample times of the first and second sub-samplers 2213 and 2238 need not be the same.
- the first and second filters 2210 and 2235 are summers. However, different filters could be used in alternate embodiments. In this case, the Equations 26 to 29 would be changed to account for the behavior of the chosen filters.
- Fig. 23 shows another alternate embodiment of the acquisition controller 545 or lock detector 550 of the present invention in which AGC initialization is employed prior to determining whether the mode controller should be in acquisition or track mode.
- AGC initialization a noise standard deviation v is estimated.
- the quantization levels may potentially translate directly to BERs. For example, if the noise variance is set to some arbitrary value through AGC control, then the amplitude of the incoming signal out of the A/D converter implies a SNR proportional to that amplitude. The proportionality constant depends on the level at which the noise variance is set. This value translates directly into a BER. So, by setting the noise variance prior to signal acquisition, the quantized levels translate directly into a BER.
- the mode controller 540 can then simply monitor the incoming signal X ⁇ output from the first A/D converter 220 or the data code processor 520 to determine the proper mode.
- the estimated noise standard deviation is scaled and compared to the filtered (and potentially sub-sampled) absolute value of the incoming signal x,-.
- L is computed as described in Equation 30:
- q is the filtered (and possibly sub-sampled) absolute value of the incoming bit stream
- K 5 is a scaling factor
- v is the estimated noise standard deviation
- the acquisition controller 545 or lock detector 550 includes an absolute value block 2305, a filter 2310, a sub-sampler 2315, a scaling mixer 2220, and a comparator 2225.
- An incoming bit stream x,- is received at the absolute value block 2305, which calculates the absolute value of the incoming bit stream x,-. This absolute value is then filtered in the filter 2310 to determine a value for q. A value of the estimated noise standard deviation v is received at the scaling mixer 2320 and multiplied by a scaling factor K 5 .
- the comparator 2245 then compares q and K 5 v to determine the lock parameter L.
- the lock parameter L is provided to a controller, which is used by a mode controller to determine whether the receiver should be in track or acquire mode.
- the track state may include multiple sub-states such that the state controller could also move the receiver between the multiple track sub-states as well as between the track and acquisition states.
- a sub-sampler 2315 may be provided between the filter 2310 and the comparator 2325.
- the sub-sampler 2215 samples the output of the filter 2310 at a periodic rate, which rate may be varied, e.g, every 4 th output, every 15 th output, every 228 th output, etc. However, if the sampling rate is uniformly set at one, i.e., every result is sampled, the sub-sampler 2215 may be omitted entirely.
- the noise variance estimate v may be periodically updated by monitoring the spread of the absolute value data while in tracking mode, eventually, the noise variance estimate v will converge to a reasonable value.
- mode controllers Although three different embodiments are shown for mode controllers, they should be considered exemplary and restrictive. Other embodiments are possible. In addition, the various embodiments can be mixed and matched for acquisition and tracking, as needed to meet the requirements of acquisition and tracking.
- the UWB transceiver described with respect to Figs. 1 to 8 may be used to perform a radio transport function for interfacing with different applications as part of a stacked protocol architecture.
- the UWB transceiver performs signal creation, transmission, and reception functions as a communications service to applications that send data to the transceiver and receive data from the transceiver much like a wired I/O port.
- the UWB transceiver may be used to provide a wireless communications function to any one of a variety of devices that may include interconnection to other devices either by way of wired technology or wireless technology.
- the UWB transceiver of Fig. 1 may be used as part of a local area network (LAN) connecting fixed structures or as part of a wireless personal area network (WPAN) connecting mobile devices, for example.
- LAN local area network
- WPAN wireless personal area network
- all or a portion of the present invention may be conveniently implemented in a microprocessor system using conventional general purpose microprocessors programmed according to the teachings of the present invention, as will be apparent to those skilled in the microprocessor systems art.
- Appropriate software can be readily prepared by programmers of ordinary skill based on the teachings of the present disclosure, as will be apparent to those skilled in the software art.
- Fig. 24 illustrates a processor system 2400 according to a preferred embodiment of the present invention.
- the processor system 2400 includes a processor unit 2401 , a display 2415, one or more input devices 2417, a cursor control 2419, a printer 2421 , a network link 2423, a communications network 2425, a host computer 2427, an Internet Protocol (IP) network 2429, and a mobile device 2431.
- the processor unit 2401 includes a bus 2403, a processor 2405, a main memory 2407, a read only memory (ROM) 2409, a storage device 2411 , and a communication interface 2413. Alternate embodiments may omit various elements.
- the bus 2403 operates to communicate information throughout the processor unit. It is preferably a data bus or other communication mechanism for communicating information.
- the processor 2405 is coupled with the bus 2403 and operates to process the information.
- the main memory 2407 may be a random access memory (RAM) or other dynamic storage device (e.g., dynamic RAM (DRAM), static RAM (SRAM), synchronous DRAM (SDRAM), flash RAM). It is preferably coupled to the bus 2403 for storing information and instructions to be executed by the processor 2405.
- a main memory 2407 may be used for storing temporary variables or other intermediate information during execution of instructions to be executed by the processor 2405.
- the ROM 2409 may be a simple read-only memory, or may be another kind of static storage device (e.g., programmable ROM (PROM), erasable PROM (EPROM), and electrically erasable PROM (EEPROM)). It is coupled to the bus 2403 and stores static information and instructions for the processor 2405.
- PROM programmable ROM
- EPROM erasable PROM
- EEPROM electrically erasable PROM
- the storage device 2411 may be a magnetic disk, an optical disc, or any other device suitable for storing data. It is provided and coupled to the bus 2403 and stores information and instructions.
- the processor unit 2401 may also include special purpose logic devices (e.g., application specific integrated circuits (ASICs)) or configurable logic devices (e.g., simple programmable logic devices (SPLDs), complex programmable logic devices (CPLDs), or re- programmable field programmable gate arrays (FPGAs)).
- ASICs application specific integrated circuits
- SPLDs simple programmable logic devices
- CPLDs complex programmable logic devices
- FPGAs re- programmable field programmable gate arrays
- Other removable media devices e.g., a compact disc, a tape, and a removable magneto-optical media
- fixed, high density media drives may be added to the processor unit 2401 using an appropriate device bus (e.g., a small system interface (SCSI) bus, an enhanced integrated device electronics (IDE) bus, or an ultra-direct memory access (DMA) bus).
- the processor unit 2401 may additionally include a compact disc reader, a compact disc reader-writer unit, or a
- the processor system 2401 may be coupled via the bus 2403 to the display 2415.
- the display unit may be a cathode ray tube (CRT), a liquid crystal display (LCD), or any other suitable device for displaying information to a system user.
- the display 2415 may be controlled by a display or graphics card.
- the processor system 2401 is also preferably connected to the one or more includes input devices 2417 and a cursor control 2419 for communicating information and command selections to the processor 2405.
- the one or more input devices may include a keyboard, keypad, or other device for transferring information and command selections.
- the cursor control 2419 may be a mouse, a trackball, cursor direction keys, or any suitable device for communicating direction information and command selections to the processor 2405 and for controlling cursor movement on the display 2415.
- a printer 2421 may provide printed listings of the data structures or any other data stored and/or generated by the processor system 2401.
- the processor unit 2401 performs a portion or all of the processing steps of the invention in response to the processor 2405 executing one or more sequences of one or more instructions contained in a memory, such as the main memory 2407. Such instructions may be read into the main memory 2407 from another computer-readable medium, such as a storage device 2411. One or more processors in a multi-processing arrangement may also be employed to execute the sequences of instructions contained in the main memory 2407. In alternative embodiments, hard-wired circuitry may be used in place of or in combination with software instructions. Thus, embodiments are not limited to any specific combination of hardware circuitry and software.
- the processor unit 2401 includes at least one computer readable medium or memory programmed according to the teachings of the invention and for containing data structures, tables, records, or other data described herein.
- the present invention includes software for controlling the system 2401 , for driving a device or devices for implementing the invention, and for enabling the system 2401 to interact with a human user.
- Such software may include, but is not limited to, device drivers, operating systems, development tools, and applications software.
- Such computer readable media further includes the computer program product of the present invention for performing all or a portion (if processing is distributed) of the processing performed in implementing the invention.
- the computer code devices of the present invention may be any interpreted or executable code mechanism, including but not limited to scripts, interpretable programs, dynamic link libraries, Java or other object oriented classes, and complete executable programs. Moreover, parts of the processing of the present invention may be distributed for better performance, reliability, and/or cost.
- Non-volatile media includes, for example, optical, magnetic disks, and magneto-optical disks, such as the storage device 2411.
- Volatile media includes dynamic memory, such as the main memory 2407.
- Transmission media includes coaxial cables, copper wire and fiber optics, including the wires that comprise the bus 2403. Transmission media may also take the form of acoustic or light waves, such as those generated during radio wave and infrared data communications.
- Computer readable media include, for example, hard disks, floppy disks, tape, magneto-optical disks, PROMs (EPROM, EEPROM, Flash EPROM), DRAM, SRAM, SDRAM, or any other magnetic medium, compact disks (e.g., CD-ROM), or any other optical medium, punch cards, paper tape, or other physical medium with patterns of holes, a carrier wave, carrierless transmissions, or any other medium from which a system can read.
- Various forms of computer readable media may be involved in providing one or more sequences of one or more instructions to the processor 2405 for execution. For example, the instructions may initially be carried on a magnetic disk of a remote computer.
- the remote computer can load the instructions for implementing all or a portion of the present invention remotely into a dynamic memory and send the instructions over a telephone line using a modem.
- a modem local to system 2401 may receive the data on the telephone line and use an infrared transmitter to convert the data to an infrared signal.
- An infrared detector coupled to the bus 2403 can receive the data carried in the infrared signal and place the data on the bus 2403.
- the bus 2403 carries the data to the main memory 2407, from which the processor 2405 retrieves and executes the instructions.
- the instructions received by the main memory 2407 may optionally be stored on a storage device 2411 either before or after execution by the processor 2405.
- the communications interface 2413 provides a two-way UWB data communication coupling to a network link 2423, which is connected to the communications network 2425.
- the communications network 2425 may be a local area network (LAN), a personal area network (PAN), or the like.
- the communication interface 2413 may be a network interface card and the communications network may be a packet switched UWB-enabled PAN.
- the communication interface 2413 may be a UWB accessible asymmetrical digital subscriber line (ADSL) card, an integrated services digital network (ISDN) card, or a modem to provide a data communication connection to a corresponding type of communications line.
- ADSL asymmetrical digital subscriber line
- ISDN integrated services digital network
- the communications interface 2413 may also include the hardware to provide a two-way wireless communications coupling other than a UWB coupling, or a hardwired coupling to the network link 2423.
- the communications interface 2413 may incorporate the UWB transceiver of Fig. 1 or Fig. 8 as part of a universal interface that includes hardwired and non-UWB wireless communications coupling to the network link 2423.
- the network link 2423 typically provides data communication through one or more networks to other data devices.
- the network link 2423 may provide a connection through a LAN to the host computer 2427 or to data equipment operated by a service provider, which provides data communication services through the IP network 2429.
- the network link 2423 may provide a connection through the communications network 2425 to the mobile device 2431 , e.g., a personal data assistant (PDA), laptop computer, or cellular telephone.
- PDA personal data assistant
- the communications network 2425 and IP network 2429 both preferably use electrical, electromagnetic, or optical signals that carry digital data streams.
- the signals through the various networks and the signals on the network link 2423 and through the communication interface 2413, which carry the digital data to and from the system 2401 are exemplary forms of carrier waves transporting the information.
- the processor unit 2401 can transmit notifications and receive data, including program code, through the communications network 2425, the network link 2423, and the communication interface 2413.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Noise Elimination (AREA)
- Synchronisation In Digital Transmission Systems (AREA)
- Dc Digital Transmission (AREA)
Abstract
L'invention concerne un système et un procédé qui permettent de commander le mode de fonctionnement d'un récepteur à très large bande et, dans une variante, de déterminer le mode de fonctionnement en lisant un nombre établi d'échantillons du signal, en estimant les paramètres de mode, en calculant une probabilité de mode, puis en faisant passer d'un état à un autre, dans un automate fini, à partir d'une piste vers un état d'acquisition selon la valeur de la probabilité de mode. Des versions du module de commande de mode comprennent, par exemple, un calculateur du rapport signal/bruit, un estimateur de puissance signal/bruit et un circuit d'initialisation de commande automatique de gain.
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US31111401P | 2001-08-10 | 2001-08-10 | |
US311114P | 2001-08-10 | ||
PCT/US2002/025169 WO2003015302A1 (fr) | 2001-08-10 | 2002-08-09 | Module de commande de mode destine a l'acquisition et au pistage de signaux dans un systeme de telecommunication a tres large bande |
Publications (1)
Publication Number | Publication Date |
---|---|
EP1415406A1 true EP1415406A1 (fr) | 2004-05-06 |
Family
ID=23205473
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP02763420A Withdrawn EP1415406A1 (fr) | 2001-08-10 | 2002-08-09 | Module de commande de mode destine a l'acquisition et au pistage de signaux dans un systeme de telecommunication a tres large bande |
Country Status (6)
Country | Link |
---|---|
EP (1) | EP1415406A1 (fr) |
JP (1) | JP2005518111A (fr) |
KR (1) | KR100910071B1 (fr) |
CN (1) | CN1311645C (fr) |
CA (1) | CA2456915A1 (fr) |
WO (1) | WO2003015302A1 (fr) |
Families Citing this family (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
ATE385075T1 (de) * | 2004-04-19 | 2008-02-15 | Koninkl Philips Electronics Nv | Umkonfigurierbarer impulsdetektor in einem drahtlosen kommunikationssystem |
US20060039451A1 (en) * | 2004-08-23 | 2006-02-23 | Xiangyang Zhuang | Method and apparatus for fast cell search |
US7352793B2 (en) * | 2004-09-30 | 2008-04-01 | Freescale Semiconductor, Inc. | System and method for ultra wideband communications using multiple code words |
JP4810190B2 (ja) * | 2004-12-02 | 2011-11-09 | ルネサスエレクトロニクス株式会社 | 受信装置 |
JP4676316B2 (ja) * | 2005-11-18 | 2011-04-27 | ルネサスエレクトロニクス株式会社 | 受信装置、通信装置、及びそれを用いた制御装置 |
JP4821001B2 (ja) * | 2006-06-27 | 2011-11-24 | 国立大学法人横浜国立大学 | 送信信号形成方法及び送信信号形成装置 |
JP4658097B2 (ja) * | 2006-07-27 | 2011-03-23 | パナソニック株式会社 | パルス同期復調装置 |
CN101179305B (zh) * | 2006-08-25 | 2011-09-07 | 美国博通公司 | 对电磁信号执行色散补偿的系统及方法 |
US8233572B2 (en) * | 2007-09-25 | 2012-07-31 | Qualcomm Incorporated | Interference mitigation for impulse-based communication |
JPWO2009116296A1 (ja) * | 2008-03-21 | 2011-07-21 | パナソニック株式会社 | 同期制御回路、及び映像表示装置 |
KR101921119B1 (ko) * | 2016-07-19 | 2018-12-06 | 주식회사 지엠케이 | 비동기 디지털 통신 모듈 |
US10924152B1 (en) * | 2019-11-13 | 2021-02-16 | Micron Technology, Inc. | Mixing coefficient data for processing mode selection |
CN117761678B (zh) * | 2024-02-22 | 2024-04-26 | 成都鹰谷米特科技有限公司 | 一种基于v频段的复杂环境目标探测方法及芯片 |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4689806A (en) * | 1983-11-07 | 1987-08-25 | Hughes Aircraft Company | Receiver mode control for acquiring and tracking a signal |
US5677927A (en) * | 1994-09-20 | 1997-10-14 | Pulson Communications Corporation | Ultrawide-band communication system and method |
CA2197341C (fr) * | 1995-06-13 | 2007-03-27 | Mamoru Sawahashi | Methode et systeme de saisie de codes d'etalement |
US6965630B1 (en) | 2000-10-10 | 2005-11-15 | Freescale Semiconductor, Inc. | Mode Controller for signal acquisition and tracking in an ultra wideband communication system |
KR20000040469A (ko) * | 1998-12-18 | 2000-07-05 | 서평원 | 이동통신 시스템에서 다중경로의 최적 신호 검출 방법 |
-
2002
- 2002-08-09 EP EP02763420A patent/EP1415406A1/fr not_active Withdrawn
- 2002-08-09 KR KR1020047002058A patent/KR100910071B1/ko not_active IP Right Cessation
- 2002-08-09 CN CNB028176669A patent/CN1311645C/zh not_active Expired - Fee Related
- 2002-08-09 WO PCT/US2002/025169 patent/WO2003015302A1/fr active Application Filing
- 2002-08-09 CA CA002456915A patent/CA2456915A1/fr not_active Abandoned
- 2002-08-09 JP JP2003520103A patent/JP2005518111A/ja active Pending
Non-Patent Citations (1)
Title |
---|
See references of WO03015302A1 * |
Also Published As
Publication number | Publication date |
---|---|
KR100910071B1 (ko) | 2009-07-30 |
KR20040047789A (ko) | 2004-06-05 |
CN1555608A (zh) | 2004-12-15 |
CN1311645C (zh) | 2007-04-18 |
CA2456915A1 (fr) | 2003-02-20 |
JP2005518111A (ja) | 2005-06-16 |
WO2003015302A1 (fr) | 2003-02-20 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7110473B2 (en) | Mode controller for signal acquisition and tracking in an ultra wideband communication system | |
US7079604B1 (en) | Ultrawide bandwidth system and method for fast synchronization using multiple detection arms | |
US6967993B1 (en) | Ultrawide bandwidth system and method for fast synchronization using sub-code spins | |
US6925108B1 (en) | Ultrawide bandwidth system and method for fast synchronization | |
US6850733B2 (en) | Method for conveying application data with carrierless ultra wideband wireless signals | |
US7177341B2 (en) | Ultra wide bandwidth noise cancellation mechanism and method | |
US7505538B2 (en) | Ultra wideband communication system, method and device with low noise reception | |
US7280615B2 (en) | Method for making a clear channel assessment in a wireless network | |
US6505032B1 (en) | Carrierless ultra wideband wireless signals for conveying application data | |
US6912372B2 (en) | Ultra wideband signals for conveying data | |
WO2001093445A2 (fr) | Systeme et procede de supprimer une bande de base d'interference a bande etroite dans des signaux a largeur de bande ultralarge | |
US7248659B2 (en) | Method for adjusting acquisition speed in a wireless network | |
WO2001093520A2 (fr) | Systeme de communication a tres large bande passante, methode y relative et dispositif de formation d'impulsions a faible bruit | |
US6965630B1 (en) | Mode Controller for signal acquisition and tracking in an ultra wideband communication system | |
EP1415406A1 (fr) | Module de commande de mode destine a l'acquisition et au pistage de signaux dans un systeme de telecommunication a tres large bande | |
US7184719B2 (en) | Method for operating multiple overlapping wireless networks | |
EP1647098B1 (fr) | Récepteur UWB avec conversion analogique-digital avant la corrélation | |
EP1284049A1 (fr) | Systeme et procede a tres grande largeur de bande pour synchronisation rapide au moyen d'embranchements de detection multiples | |
US7280601B2 (en) | Method for operating multiple overlapping wireless networks | |
WO2008134870A1 (fr) | Structure de récepteur ultralarge bande de mesure de moment d'ordre p dotée de performances améliorées dans des canaux de transmission de signaux d'interférence plus bruit à trajets multiples et à accès multiples. | |
KR100738772B1 (ko) | 전송 기준신호의 평균을 이용한 차등 초광대역 통신 장치 | |
Zhang et al. | A novel demodulation method based on zero-crossing detection for UWB signal reception | |
Bovy et al. | IR-UWB: An high speed digital receiver for very short range transmissions |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
17P | Request for examination filed |
Effective date: 20040224 |
|
AK | Designated contracting states |
Kind code of ref document: A1 Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR IE IT LI LU MC NL PT SE SK TR |
|
AX | Request for extension of the european patent |
Extension state: AL LT LV MK RO SI |
|
RAP1 | Party data changed (applicant data changed or rights of an application transferred) |
Owner name: FREESCALE SEMICONDUCTOR, INC. |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: THE APPLICATION IS DEEMED TO BE WITHDRAWN |
|
18D | Application deemed to be withdrawn |
Effective date: 20080301 |