DE69528234T2 - Schaltung und Verfahren zur Erzeugung eines Taktsignals - Google Patents

Schaltung und Verfahren zur Erzeugung eines Taktsignals

Info

Publication number
DE69528234T2
DE69528234T2 DE69528234T DE69528234T DE69528234T2 DE 69528234 T2 DE69528234 T2 DE 69528234T2 DE 69528234 T DE69528234 T DE 69528234T DE 69528234 T DE69528234 T DE 69528234T DE 69528234 T2 DE69528234 T2 DE 69528234T2
Authority
DE
Germany
Prior art keywords
generating
circuit
clock signal
clock
signal
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
DE69528234T
Other languages
English (en)
Other versions
DE69528234D1 (de
Inventor
Dao-Long Chen
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
MagnaChip Semiconductor Ltd
Original Assignee
Hyundai Electronics America Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hyundai Electronics America Inc filed Critical Hyundai Electronics America Inc
Publication of DE69528234D1 publication Critical patent/DE69528234D1/de
Application granted granted Critical
Publication of DE69528234T2 publication Critical patent/DE69528234T2/de
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K5/00Manipulating of pulses not covered by one of the other main groups of this subclass
    • H03K5/156Arrangements in which a continuous pulse train is transformed into a train having a desired pattern
    • H03K5/1565Arrangements in which a continuous pulse train is transformed into a train having a desired pattern the output pulses having a constant duty cycle
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K3/00Circuits for generating electric pulses; Monostable, bistable or multistable circuits
    • H03K3/01Details
    • H03K3/017Adjustment of width or dutycycle of pulses
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K3/00Circuits for generating electric pulses; Monostable, bistable or multistable circuits
    • H03K3/02Generators characterised by the type of circuit or by the means used for producing pulses
    • H03K3/027Generators characterised by the type of circuit or by the means used for producing pulses by the use of logic circuits, with internal or external positive feedback
    • H03K3/03Astable circuits
    • H03K3/0307Stabilisation of output, e.g. using crystal
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K3/00Circuits for generating electric pulses; Monostable, bistable or multistable circuits
    • H03K3/02Generators characterised by the type of circuit or by the means used for producing pulses
    • H03K3/353Generators characterised by the type of circuit or by the means used for producing pulses by the use, as active elements, of field-effect transistors with internal or external positive feedback
    • H03K3/354Astable circuits
    • H03K3/3545Stabilisation of output, e.g. using crystal

Landscapes

  • Chemical & Material Sciences (AREA)
  • Crystallography & Structural Chemistry (AREA)
  • Physics & Mathematics (AREA)
  • Nonlinear Science (AREA)
  • Pulse Circuits (AREA)
  • Logic Circuits (AREA)
  • Dram (AREA)
  • Manipulation Of Pulses (AREA)
DE69528234T 1994-10-11 1995-10-06 Schaltung und Verfahren zur Erzeugung eines Taktsignals Expired - Lifetime DE69528234T2 (de)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US08/320,361 US5477180A (en) 1994-10-11 1994-10-11 Circuit and method for generating a clock signal

Publications (2)

Publication Number Publication Date
DE69528234D1 DE69528234D1 (de) 2002-10-24
DE69528234T2 true DE69528234T2 (de) 2003-08-07

Family

ID=23246072

Family Applications (1)

Application Number Title Priority Date Filing Date
DE69528234T Expired - Lifetime DE69528234T2 (de) 1994-10-11 1995-10-06 Schaltung und Verfahren zur Erzeugung eines Taktsignals

Country Status (5)

Country Link
US (1) US5477180A (de)
EP (1) EP0707381B1 (de)
JP (1) JP3114158B2 (de)
KR (1) KR960016111A (de)
DE (1) DE69528234T2 (de)

Families Citing this family (40)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6437627B1 (en) * 1995-08-25 2002-08-20 Winbond Electronics Corporation High voltage level shifter for switching high voltage in non-volatile memory intergrated circuits
GB9522223D0 (en) * 1995-10-31 1996-01-03 Sgs Thomson Microelectronics A circuit for generating an output signal having a 50% duty cycle
US5907254A (en) * 1996-02-05 1999-05-25 Chang; Theodore H. Reshaping periodic waveforms to a selected duty cycle
US5856753A (en) * 1996-03-29 1999-01-05 Cypress Semiconductor Corp. Output circuit for 3V/5V clock chip duty cycle adjustments
US5990716A (en) * 1996-06-27 1999-11-23 Lsi Logic Corporation Method and system for recovering digital data from a transmitted balanced signal
US5912574A (en) * 1996-12-09 1999-06-15 Sun Microsystems, Inc. Dual loop PLL with secondary loop to achieve 50% duty cycle
US6023181A (en) * 1997-04-25 2000-02-08 Texas Instruments Incorporated High speed unitransition input buffer
US5969559A (en) * 1997-06-09 1999-10-19 Schwartz; David M. Method and apparatus for using a power grid for clock distribution in semiconductor integrated circuits
US6028491A (en) * 1998-04-29 2000-02-22 Atmel Corporation Crystal oscillator with controlled duty cycle
US6084452A (en) * 1998-06-30 2000-07-04 Sun Microsystems, Inc Clock duty cycle control technique
US6172541B1 (en) * 1998-09-14 2001-01-09 Intersil Corporation Driver circuit having load-independent slew rate
CA2250538A1 (en) 1998-10-30 2000-04-30 Mosaid Technologies Incorporated Duty cycle regulator
JP4582841B2 (ja) * 1999-10-28 2010-11-17 富士通セミコンダクター株式会社 半導体装置
KR100345074B1 (ko) * 1999-12-16 2002-07-20 주식회사 하이닉스반도체 딜레이 록 루프의 듀티 사이클 보정 회로
US6320438B1 (en) 2000-08-17 2001-11-20 Pericom Semiconductor Corp. Duty-cycle correction driver with dual-filter feedback loop
US6664834B2 (en) * 2000-12-22 2003-12-16 Intel Corporation Method for automatic duty cycle control using adaptive body bias control
US6518809B1 (en) * 2001-08-01 2003-02-11 Cypress Semiconductor Corp. Clock circuit with self correcting duty cycle
US6507220B1 (en) 2001-09-28 2003-01-14 Xilinx, Inc. Correction of duty-cycle distortion in communications and other circuits
DE10200620B4 (de) * 2002-01-10 2010-04-29 Qimonda Ag Verfahren sowie Logik-/Speicherbaustein zur Korrektur des Taktverhältnisses mindestens eines Steuer-/Referenzsignals
US6583657B1 (en) 2002-06-20 2003-06-24 International Business Machines Corporation Single-edge clock adjustment circuits for PLL-compatible, dynamic duty-cycle correction circuits
KR100487947B1 (ko) * 2002-11-22 2005-05-06 삼성전자주식회사 클럭 스퀘어 회로
FR2852465B1 (fr) * 2003-03-13 2005-04-29 Suisse Electronique Microtech Generateur d'horloge
JP2005064701A (ja) * 2003-08-08 2005-03-10 Rohm Co Ltd クロック入出力装置
US6960952B2 (en) * 2003-09-11 2005-11-01 Rambus, Inc. Configuring and selecting a duty cycle for an output driver
WO2005085882A1 (ja) * 2004-03-09 2005-09-15 Matsushita Electric Industrial Co., Ltd. 周波数センサおよび半導体装置
KR100534211B1 (ko) * 2004-06-23 2005-12-08 삼성전자주식회사 반도체 장치에 있어서의 듀티 사이클 보정회로
US7271635B2 (en) * 2004-07-15 2007-09-18 Micron Technology Method and apparatus for reducing duty cycle distortion of an output signal
GB0702628D0 (en) * 2007-02-09 2007-03-21 Texas Instruments Ltd Clock correction circuit
US8615205B2 (en) 2007-12-18 2013-12-24 Qualcomm Incorporated I-Q mismatch calibration and method
US8970272B2 (en) 2008-05-15 2015-03-03 Qualcomm Incorporated High-speed low-power latches
US8712357B2 (en) 2008-11-13 2014-04-29 Qualcomm Incorporated LO generation with deskewed input oscillator signal
US8718574B2 (en) * 2008-11-25 2014-05-06 Qualcomm Incorporated Duty cycle adjustment for a local oscillator signal
US8847638B2 (en) 2009-07-02 2014-09-30 Qualcomm Incorporated High speed divide-by-two circuit
US8791740B2 (en) * 2009-07-16 2014-07-29 Qualcomm Incorporated Systems and methods for reducing average current consumption in a local oscillator path
US9236856B2 (en) * 2010-12-09 2016-01-12 Taiwan Semiconductor Manufactuing Company, Ltd. Apparatus for controlling slew rate
US8854098B2 (en) 2011-01-21 2014-10-07 Qualcomm Incorporated System for I-Q phase mismatch detection and correction
US9154077B2 (en) 2012-04-12 2015-10-06 Qualcomm Incorporated Compact high frequency divider
WO2015106195A1 (en) * 2014-01-10 2015-07-16 University Of Virginia A low voltage crystal oscillator (xtal) driver with feedback controlled duty cycling for ultra low power
CN107968639A (zh) * 2017-12-01 2018-04-27 珠海亿智电子科技有限公司 一种实现时钟信号占空比任意调整电路
CN110545090B (zh) * 2018-05-29 2023-06-09 龙芯中科技术股份有限公司 一种占空比调整电路及其抗噪方法

Family Cites Families (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3571627A (en) * 1968-07-29 1971-03-23 Bell Telephone Labor Inc Regulated harmonic generator
US3637319A (en) * 1969-12-08 1972-01-25 Gen Electric Method for dual mode control changeover in a steam turbine
US3612901A (en) * 1969-12-29 1971-10-12 Philco Ford Corp Pulse generator having controllable duty cycle
US3714470A (en) * 1971-12-23 1973-01-30 Monsanto Co Variable duty cycle signal generator
US3991323A (en) * 1975-03-19 1976-11-09 Honeywell Inc. Pulse duration to current converter
US4152675A (en) * 1978-04-03 1979-05-01 Motorola, Inc. Crystal oscillator with adjustable duty cycle
US4479216A (en) * 1982-12-22 1984-10-23 At&T Bell Laboratories Skew-free clock circuit for integrated circuit chip
US4527075A (en) * 1983-07-11 1985-07-02 Sperry Corporation Clock source with automatic duty cycle correction
NL8502768A (nl) * 1985-10-10 1987-05-04 Philips Nv Dataverwerkingsinrichting, die uit meerdere, parallel-werkende dataverwerkingsmodules bestaat, multipel redundante klokinrichting, bevattende een aantal onderling zelf-synchroniserende klokschakelingen voor gebruik in zo een dataverwerkingsinrichting, en klokschakeling voor gebruik in zo een klokinrichting.
US4876463A (en) * 1988-04-20 1989-10-24 North American Philips Corporation Duty cycle controller for horizontal synchronization signals in a television receiver
JPH07114349B2 (ja) * 1988-12-28 1995-12-06 株式会社東芝 デューティ制御回路装置
DE3909200C2 (de) * 1989-03-21 1995-02-09 Hella Kg Hueck & Co Einrichtungen zur Taktsignalaufbereitung für eine taktgesteuerte Schaltungsanordnung
US4959557A (en) * 1989-05-18 1990-09-25 Compaq Computer Corporation Negative feedback circuit to control the duty cycle of a logic system clock
US5053639A (en) * 1989-06-16 1991-10-01 Ncr Corporation Symmetrical clock generator and method
US5231320A (en) * 1991-09-16 1993-07-27 Motorola, Inc. CMOS delay line having duty cycle control
US5315164A (en) * 1993-05-26 1994-05-24 Nec America, Inc. Adaptive clock duty cycle controller

Also Published As

Publication number Publication date
DE69528234D1 (de) 2002-10-24
EP0707381A3 (de) 1997-06-25
EP0707381B1 (de) 2002-09-18
US5477180A (en) 1995-12-19
JPH08195656A (ja) 1996-07-30
KR960016111A (ko) 1996-05-22
EP0707381A2 (de) 1996-04-17
JP3114158B2 (ja) 2000-12-04

Similar Documents

Publication Publication Date Title
DE69528234T2 (de) Schaltung und Verfahren zur Erzeugung eines Taktsignals
DE69525093D1 (de) Vorrichtung und Verfahren zur Erzeugung eines phasengesteuerten Taktsignals
DE69731535D1 (de) Anordnungen und verfahren zur erzeugung eines funkfrequenzsignals
DE69516771D1 (de) Vorrichtung und verfahren zur verbesserung der synchronisationserzeugung eines taktsystems
DE69410469D1 (de) Verfahren und Vorrichtung zur Phasenverschiebung eines Taktsignals
DE69635970D1 (de) Schaltung und Verfahren zur Umwandlung eines Fernsehsignals
DE69617861T2 (de) Verfahren und Anordnung zur Erzeugung eines Signals
DE69329868T2 (de) Vorrichtung und Verfahren zur Erzeugung chaotischer Signale
DE69739264D1 (de) Verfahren und vorrichtung zur erzeugung von timing
DE69638200D1 (de) Vorrichtung und Verfahren zur Signalerzeugung
DE69327612D1 (de) Schaltung und Verfahren zur Generierung eines stabilen Taktsignals mit Frequenzvervielfachung
DE69636631D1 (de) Verfahren zur Erzeugung und Registrierung von Grundschlüsseln
DE69636215D1 (de) Verfahren und vorrichtung zur erzeugung von graviersignalen
DE60114683D1 (de) Vorrichtung und Verfahren zur Erzeugung von Taktsignalen
DE69125613D1 (de) Verfahren und Vorrichtung zur Erzeugung von Testsignalen
DE69520531D1 (de) Verfahren und Gerät zur Erzeugung eines Rechnerprogramms
DE59610364D1 (de) Verfahren und Schaltungsanordnung zur Erzeugung eines kanalcodierten Binärsignals
DE69421899D1 (de) Vorrichtung und verfahren zur erzeugung periodischer synchronisationsreferenzen zur bildung eines synchronisationssignals
DE69531479D1 (de) Gerät zur Signalerzeugung und Verfahren
DE19680411T1 (de) Vorrichtung und Verfahren zur Erzeugung eines Datensegment-Synchronisierungssignals
DE69029974D1 (de) Gerät und Verfahren zur Erzeugung von Signalen
DE69936912D1 (de) System und verfahren zur erzeugung von einem echtzeitsignal
DE69719466D1 (de) Schaltung und Verfahren zum Erzeugen eines Impulssignals
DE59405470D1 (de) Schaltungsanordnung zur Erzeugung eines symmetrischen Ausgangstaktsignals
DE69731656D1 (de) Verfahren und schaltung zur erzeugung eines system-taktsignals

Legal Events

Date Code Title Description
8364 No opposition during term of opposition
8327 Change in the person/name/address of the patent owner

Owner name: HYNIX SEMICONDUCTOR INC., ICHON, KYONGGI, KR

8327 Change in the person/name/address of the patent owner

Owner name: MAGNACHIP SEMICONDUCTOR, LTD., CHEONGJU, KR