DE69425542D1 - Logischer Schaltkreis mit Fehlernachweisfunktion, Verfahren zum Verwalten von Betriebsmitteln und fehlertolerantes System zu seiner Anwendung - Google Patents
Logischer Schaltkreis mit Fehlernachweisfunktion, Verfahren zum Verwalten von Betriebsmitteln und fehlertolerantes System zu seiner AnwendungInfo
- Publication number
- DE69425542D1 DE69425542D1 DE69425542T DE69425542T DE69425542D1 DE 69425542 D1 DE69425542 D1 DE 69425542D1 DE 69425542 T DE69425542 T DE 69425542T DE 69425542 T DE69425542 T DE 69425542T DE 69425542 D1 DE69425542 D1 DE 69425542D1
- Authority
- DE
- Germany
- Prior art keywords
- error detection
- detection function
- fault
- application
- logical circuit
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Classifications
-
- G—PHYSICS
- G05—CONTROLLING; REGULATING
- G05B—CONTROL OR REGULATING SYSTEMS IN GENERAL; FUNCTIONAL ELEMENTS OF SUCH SYSTEMS; MONITORING OR TESTING ARRANGEMENTS FOR SUCH SYSTEMS OR ELEMENTS
- G05B9/00—Safety arrangements
- G05B9/02—Safety arrangements electric
- G05B9/03—Safety arrangements electric with multiple-channel loop, i.e. redundant control systems
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/07—Responding to the occurrence of a fault, e.g. fault tolerance
- G06F11/0703—Error or fault processing not based on redundancy, i.e. by taking additional measures to deal with the error or fault not making use of redundancy in operation, in hardware, or in data representation
- G06F11/0751—Error or fault detection not based on redundancy
- G06F11/0763—Error or fault detection not based on redundancy by bit configuration check, e.g. of formats or tags
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/07—Responding to the occurrence of a fault, e.g. fault tolerance
- G06F11/08—Error detection or correction by redundancy in data representation, e.g. by using checking codes
- G06F11/085—Error detection or correction by redundancy in data representation, e.g. by using checking codes using codes with inherent redundancy, e.g. n-out-of-m codes
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/07—Responding to the occurrence of a fault, e.g. fault tolerance
- G06F11/16—Error detection or correction of the data by redundancy in hardware
- G06F11/1608—Error detection by comparing the output signals of redundant hardware
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/07—Responding to the occurrence of a fault, e.g. fault tolerance
- G06F11/16—Error detection or correction of the data by redundancy in hardware
- G06F11/1695—Error detection or correction of the data by redundancy in hardware which are operating with time diversity
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/07—Responding to the occurrence of a fault, e.g. fault tolerance
- G06F11/16—Error detection or correction of the data by redundancy in hardware
- G06F11/18—Error detection or correction of the data by redundancy in hardware using passive fault-masking of the redundant circuits
- G06F11/187—Voting techniques
- G06F11/188—Voting techniques where exact match is not required
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/22—Detection or location of defective computer hardware by testing during standby operation or during idle time, e.g. start-up testing
- G06F11/2205—Detection or location of defective computer hardware by testing during standby operation or during idle time, e.g. start-up testing using arrangements specific to the hardware being tested
- G06F11/2215—Detection or location of defective computer hardware by testing during standby operation or during idle time, e.g. start-up testing using arrangements specific to the hardware being tested to test error correction or detection circuits
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/07—Responding to the occurrence of a fault, e.g. fault tolerance
- G06F11/0796—Safety measures, i.e. ensuring safe condition in the event of error, e.g. for controlling element
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Quality & Reliability (AREA)
- Automation & Control Theory (AREA)
- Computer Hardware Design (AREA)
- Hardware Redundancy (AREA)
- Semiconductor Integrated Circuits (AREA)
- Tests Of Electronic Circuits (AREA)
- Test And Diagnosis Of Digital Computers (AREA)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP5258014A JPH07115721A (ja) | 1993-10-15 | 1993-10-15 | ガス絶縁機器 |
JP02766494A JP3206275B2 (ja) | 1994-02-25 | 1994-02-25 | 誤り検出機能付き論理回路及びそれを用いたフォールトトレラントシステム |
Publications (2)
Publication Number | Publication Date |
---|---|
DE69425542D1 true DE69425542D1 (de) | 2000-09-21 |
DE69425542T2 DE69425542T2 (de) | 2001-03-29 |
Family
ID=33554241
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
DE69431374T Expired - Fee Related DE69431374T2 (de) | 1993-10-15 | 1994-10-12 | Logischer Schaltkreis mit Fehlernachweisfunktion |
DE69433468T Expired - Lifetime DE69433468T2 (de) | 1993-10-15 | 1994-10-12 | Logischer Schaltkreis mit Fehlernachweisfunktion |
DE69425542T Expired - Lifetime DE69425542T2 (de) | 1993-10-15 | 1994-10-12 | Logischer Schaltkreis mit Fehlernachweisfunktion, Verfahren zum Verwalten von Betriebsmitteln und fehlertolerantes System zu seiner Anwendung |
Family Applications Before (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
DE69431374T Expired - Fee Related DE69431374T2 (de) | 1993-10-15 | 1994-10-12 | Logischer Schaltkreis mit Fehlernachweisfunktion |
DE69433468T Expired - Lifetime DE69433468T2 (de) | 1993-10-15 | 1994-10-12 | Logischer Schaltkreis mit Fehlernachweisfunktion |
Country Status (4)
Country | Link |
---|---|
US (1) | US5802266A (de) |
EP (2) | EP1168178B1 (de) |
CA (1) | CA2117936C (de) |
DE (3) | DE69431374T2 (de) |
Families Citing this family (24)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB2268817B (en) * | 1992-07-17 | 1996-05-01 | Integrated Micro Products Ltd | A fault-tolerant computer system |
US6035416A (en) * | 1997-10-15 | 2000-03-07 | International Business Machines Corp. | Method and apparatus for interface dual modular redundancy |
US6357024B1 (en) * | 1998-08-12 | 2002-03-12 | Advanced Micro Devices, Inc. | Electronic system and method for implementing functional redundancy checking by comparing signatures having relatively small numbers of signals |
FR2790887B1 (fr) * | 1999-03-09 | 2003-01-03 | Univ Joseph Fourier | Circuit logique protege contre des perturbations transitoires |
US6453431B1 (en) | 1999-07-01 | 2002-09-17 | International Business Machines Corporation | System technique for detecting soft errors in statically coupled CMOS logic |
US7444532B2 (en) * | 2001-12-03 | 2008-10-28 | Dell Products L.P. | System and method for autonomous power sequencing |
US7278080B2 (en) * | 2003-03-20 | 2007-10-02 | Arm Limited | Error detection and recovery within processing stages of an integrated circuit |
JP4457581B2 (ja) * | 2003-05-28 | 2010-04-28 | 日本電気株式会社 | 耐障害システム、プログラム並列実行方法、耐障害システムの障害検出装置およびプログラム |
US7428694B2 (en) | 2004-03-02 | 2008-09-23 | Stmicroelectronics S.A. | Device for protection against error injection into a synchronous flip-flop of an elementary logic module |
CA2549540C (en) * | 2005-06-10 | 2008-12-09 | Hitachi, Ltd. | A task management control apparatus and method |
FR2888960B1 (fr) * | 2005-07-19 | 2007-10-12 | Gemplus Sa | Detection d'une faute par perturbation longue |
US7587663B2 (en) | 2006-05-22 | 2009-09-08 | Intel Corporation | Fault detection using redundant virtual machines |
US20080005538A1 (en) * | 2006-06-30 | 2008-01-03 | Apparao Padmashree K | Dynamic configuration of processor core banks |
US20080244305A1 (en) * | 2007-03-30 | 2008-10-02 | Texas Instruments Deutschland, Gmbh | Delayed lock-step cpu compare |
US8239836B1 (en) * | 2008-03-07 | 2012-08-07 | The Regents Of The University Of California | Multi-variant parallel program execution to detect malicious code injection |
US8509205B2 (en) * | 2008-06-05 | 2013-08-13 | The Boeing Company | Multicode aperture transmitter/receiver |
US8958408B1 (en) * | 2008-06-05 | 2015-02-17 | The Boeing Company | Coded aperture scanning |
US9378077B2 (en) * | 2009-08-07 | 2016-06-28 | Stmicroelectronics S.R.L. | System for detecting operating errors in integrated circuits |
RU2475820C1 (ru) * | 2011-08-10 | 2013-02-20 | Федеральное государственное бюджетное учреждение "Национальный исследовательский центр "Курчатовский институт" | Способ постоянного поэлементного дублирования в дискретных электронных системах (варианты) |
US9118351B2 (en) * | 2012-02-15 | 2015-08-25 | Infineon Technologies Ag | System and method for signature-based redundancy comparison |
US9740178B2 (en) * | 2013-03-14 | 2017-08-22 | GM Global Technology Operations LLC | Primary controller designation in fault tolerant systems |
JP6923352B2 (ja) * | 2017-04-27 | 2021-08-18 | 株式会社小糸製作所 | 制御装置及び配光制御システム |
RU2677359C1 (ru) * | 2017-12-01 | 2019-01-16 | Федеральное государственное бюджетное учреждение "Национальный исследовательский центр "Курчатовский институт" | Способ постоянного поэлементного дублирования в цифровых транзисторных микросхемах |
CN116187265B (zh) * | 2023-04-28 | 2023-07-25 | 南方科技大学 | 一种芯片设计方法及终端 |
Family Cites Families (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE2729362C2 (de) * | 1977-06-29 | 1982-07-08 | Siemens AG, 1000 Berlin und 8000 München | Digitale Datenverarbeitungsanordnung, insbesondere für die Eisenbahnsicherungstechnik, mit in zwei Kanälen dieselben Informationen verarbeitenden Schaltwerken |
DE2813079C3 (de) * | 1978-03-25 | 1984-08-16 | Standard Elektrik Lorenz Ag, 7000 Stuttgart | Mehrrechnersystem hoher Sicherheit |
US4759019A (en) * | 1986-07-10 | 1988-07-19 | International Business Machines Corporation | Programmable fault injection tool |
JPH01269151A (ja) * | 1988-04-21 | 1989-10-26 | Hitachi Ltd | 多重プロセツサシステム試験方法 |
US5001712A (en) * | 1988-10-17 | 1991-03-19 | Unisys Corporation | Diagnostic error injection for a synchronous bus system |
US5084878A (en) * | 1988-10-24 | 1992-01-28 | Hitachi, Ltd. | Fault tolerant system employing majority voting |
US5008885A (en) * | 1988-12-29 | 1991-04-16 | International Business Machines Corporation | Event-controlled error injection system |
US4999837A (en) * | 1989-03-20 | 1991-03-12 | International Business Machines Corporation | Programmable channel error injection |
US5243607A (en) * | 1990-06-25 | 1993-09-07 | The Johns Hopkins University | Method and apparatus for fault tolerance |
US5231640A (en) * | 1990-07-20 | 1993-07-27 | Unisys Corporation | Fault tolerant processor/memory architecture |
JPH05128080A (ja) * | 1991-10-14 | 1993-05-25 | Mitsubishi Electric Corp | 情報処理装置 |
US5276690A (en) * | 1992-01-30 | 1994-01-04 | Intel Corporation | Apparatus utilizing dual compare logic for self checking of functional redundancy check (FRC) logic |
-
1994
- 1994-10-12 CA CA002117936A patent/CA2117936C/en not_active Expired - Fee Related
- 1994-10-12 EP EP01120968A patent/EP1168178B1/de not_active Expired - Lifetime
- 1994-10-12 DE DE69431374T patent/DE69431374T2/de not_active Expired - Fee Related
- 1994-10-12 DE DE69433468T patent/DE69433468T2/de not_active Expired - Lifetime
- 1994-10-12 EP EP00100479A patent/EP1016968B1/de not_active Expired - Lifetime
- 1994-10-12 DE DE69425542T patent/DE69425542T2/de not_active Expired - Lifetime
- 1994-10-14 US US08/323,094 patent/US5802266A/en not_active Expired - Lifetime
Also Published As
Publication number | Publication date |
---|---|
CA2117936A1 (en) | 1995-04-16 |
EP1016968B1 (de) | 2002-09-11 |
EP1168178A2 (de) | 2002-01-02 |
DE69431374T2 (de) | 2003-04-30 |
DE69433468T2 (de) | 2004-06-24 |
DE69431374D1 (de) | 2002-10-17 |
US5802266A (en) | 1998-09-01 |
CA2117936C (en) | 2000-01-18 |
EP1168178B1 (de) | 2004-01-02 |
EP1016968A2 (de) | 2000-07-05 |
DE69433468D1 (de) | 2004-02-05 |
EP1168178A3 (de) | 2002-04-03 |
DE69425542T2 (de) | 2001-03-29 |
EP1016968A3 (de) | 2000-07-19 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
DE69425542D1 (de) | Logischer Schaltkreis mit Fehlernachweisfunktion, Verfahren zum Verwalten von Betriebsmitteln und fehlertolerantes System zu seiner Anwendung | |
EP0653708A3 (de) | Logischer Schaltkreis mit Fehlernachweisfunktion, Verfahren zum Verwalten von Betriebsmitteln und fehlertolerantes System zu seiner Anwendung. | |
ATE69346T1 (de) | Fehlergesicherte, hochverfuegbare multiprozessor- zentralsteuereinheit eines vermittlungssystemes und verfahren zum speicherkonfigurationsbetrieb dieser zentralsteuereinheit. | |
ATE112118T1 (de) | Verfahren zum vernetzen von rechnern und/oder rechnernetzen sowie vernetzungssystem. | |
DE69212096D1 (de) | System und Verfahren zum Abfragen, Berichten und Überprüfen von Post-Transporter-Zahlungen | |
ATE188787T1 (de) | Verfahren für die ablauffolgeplanung von aufeinanderfolgenden aufgaben mit zeitzwangsbedingungen | |
CA2258252A1 (en) | Delta model processing logic representation and execution system | |
DE68924783D1 (de) | Wässrige additivsysteme, verfahren und polymerteilchen. | |
DE69327716D1 (de) | System und verfahren, um wissen über das typische und aussergewöhnliche aus einer datenbank von vorfallsdaten herauszusuchen. | |
DE3788551D1 (de) | Mehrpunkt-Datenübertragung mit Überwachungssystem zum Erkennen von gestörten Aussenstellen. | |
ATE221225T1 (de) | Verfahren zum trennen von handgeschriebenen eingaben | |
DE69103321D1 (de) | Rauscharmer Verstärker mit Kurzschlussschutz für Signale von einem magnetoresistiven Element. | |
DE3767984D1 (de) | Verfahren und anordnung zur versorgung einer taktleitung mit einem von zwei taktsignalen in abhaengigkeit vom pegel eines der beiden taktsignale. | |
ES296385Y (es) | Perno conico. | |
FI953953A0 (fi) | Signaaliprosessointipiiri ja menetelmä, jolla viivästetään binääristä, jaksollista tulosignaalia | |
DE69433479D1 (de) | Verfahren zum sanieren von abwassersystemen | |
ATE114835T1 (de) | Verfahren zur fehlererkennung und -lokalisierung von redundanten signalgebern einer automatisierungsanlage. | |
DE69020727D1 (de) | Fehlerhafte dichtekonturunterdrückung, die zufallsmodifizierte eingangssignale für den vergleich mit schwellenwerten benutzt. | |
DE59103589D1 (de) | Verfahren zum überwachen von induktiven lasten auf fehler. | |
GB9321165D0 (en) | Data network switch | |
DE59103136D1 (de) | Verfahren zum spülen von essgeschirr in grossanlagen. | |
DE69320974D1 (de) | Operationsverstärkerschutzschaltkreis, der entweder im Betrieb oder beim Einschalten die gleichen Schaltkreiselemente zur Erkennung von permanenten anormalen Ausgangszuständen benutzt | |
DE58906818D1 (de) | Verfahren zum Desaktivieren von Radikalen. | |
DE3484542D1 (de) | Fehlerausrichtungssteuerungssystem und -schaltungen. | |
DE58908238D1 (de) | Verfahren zum hochverfügbaren Betrieb von redundanten Datenverarbeitungsanlagen. |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
8364 | No opposition during term of opposition |