DE60221235D1 - Datenerfassungstechnik für die schnelle zeichengabe - Google Patents

Datenerfassungstechnik für die schnelle zeichengabe

Info

Publication number
DE60221235D1
DE60221235D1 DE60221235T DE60221235T DE60221235D1 DE 60221235 D1 DE60221235 D1 DE 60221235D1 DE 60221235 T DE60221235 T DE 60221235T DE 60221235 T DE60221235 T DE 60221235T DE 60221235 D1 DE60221235 D1 DE 60221235D1
Authority
DE
Germany
Prior art keywords
data acquisition
data
acquisition technology
signaling
fast characterization
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
DE60221235T
Other languages
English (en)
Other versions
DE60221235T2 (de
Inventor
Wayne M Barrett
Dong Chen
Paul W Coteus
Alan G Gara
Rory D Jackson
Gerard V Kopcsay
Ben J Nathanson
Todd E Takken
Pavlos M Vranas
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Business Machines Corp
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Publication of DE60221235D1 publication Critical patent/DE60221235D1/de
Application granted granted Critical
Publication of DE60221235T2 publication Critical patent/DE60221235T2/de
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/02Speed or phase control by the received code signals, the signals containing no special synchronisation information
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K7/00Constructional details common to different types of electric apparatus
    • H05K7/20Modifications to facilitate cooling, ventilating, or heating
    • H05K7/20709Modifications to facilitate cooling, ventilating, or heating for server racks or cabinets; for data centers, e.g. 19-inch computer racks
    • H05K7/20836Thermal management, e.g. server temperature control
    • FMECHANICAL ENGINEERING; LIGHTING; HEATING; WEAPONS; BLASTING
    • F04POSITIVE - DISPLACEMENT MACHINES FOR LIQUIDS; PUMPS FOR LIQUIDS OR ELASTIC FLUIDS
    • F04DNON-POSITIVE-DISPLACEMENT PUMPS
    • F04D25/00Pumping installations or systems
    • F04D25/16Combinations of two or more pumps ; Producing two or more separate gas flows
    • F04D25/166Combinations of two or more pumps ; Producing two or more separate gas flows using fans
    • FMECHANICAL ENGINEERING; LIGHTING; HEATING; WEAPONS; BLASTING
    • F04POSITIVE - DISPLACEMENT MACHINES FOR LIQUIDS; PUMPS FOR LIQUIDS OR ELASTIC FLUIDS
    • F04DNON-POSITIVE-DISPLACEMENT PUMPS
    • F04D27/00Control, e.g. regulation, of pumps, pumping installations or pumping systems specially adapted for elastic fluids
    • F04D27/004Control, e.g. regulation, of pumps, pumping installations or pumping systems specially adapted for elastic fluids by varying driving speed
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F15/00Digital computers in general; Data processing equipment in general
    • G06F15/16Combinations of two or more digital computers each having at least an arithmetic unit, a program unit and a register, e.g. for a simultaneous processing of several programs
    • G06F15/163Interprocessor communication
    • G06F15/173Interprocessor communication using an interconnection network, e.g. matrix, shuffle, pyramid, star, snowflake
    • G06F15/17356Indirect interconnection networks
    • G06F15/17368Indirect interconnection networks non hierarchical topologies
    • G06F15/17381Two dimensional, e.g. mesh, torus
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F17/00Digital computing or data processing equipment or methods, specially adapted for specific functions
    • G06F17/10Complex mathematical operations
    • G06F17/14Fourier, Walsh or analogous domain transformations, e.g. Laplace, Hilbert, Karhunen-Loeve, transforms
    • G06F17/141Discrete Fourier transforms
    • G06F17/142Fast Fourier transforms, e.g. using a Cooley-Tukey type algorithm
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F9/00Arrangements for program control, e.g. control units
    • G06F9/06Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
    • G06F9/46Multiprogramming arrangements
    • G06F9/52Program synchronisation; Mutual exclusion, e.g. by means of semaphores
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F9/00Arrangements for program control, e.g. control units
    • G06F9/06Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
    • G06F9/46Multiprogramming arrangements
    • G06F9/52Program synchronisation; Mutual exclusion, e.g. by means of semaphores
    • G06F9/526Mutual exclusion algorithms
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G5/00Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
    • G09G5/003Details of a display terminal, the details relating to the control arrangement of the display terminal and to the interfaces thereto
    • G09G5/006Details of the interface to the display terminal
    • G09G5/008Clock recovery
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/02Speed or phase control by the received code signals, the signals containing no special synchronisation information
    • H04L7/033Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop
    • H04L7/0337Selecting between two or more discretely delayed clocks or selecting between two or more discretely delayed received code signals
    • H04L7/0338Selecting between two or more discretely delayed clocks or selecting between two or more discretely delayed received code signals the correction of the phase error being performed by a feed forward loop
    • FMECHANICAL ENGINEERING; LIGHTING; HEATING; WEAPONS; BLASTING
    • F24HEATING; RANGES; VENTILATING
    • F24FAIR-CONDITIONING; AIR-HUMIDIFICATION; VENTILATION; USE OF AIR CURRENTS FOR SCREENING
    • F24F11/00Control or safety arrangements
    • F24F11/70Control systems characterised by their outputs; Constructional details thereof
    • F24F11/72Control systems characterised by their outputs; Constructional details thereof for controlling the supply of treated air, e.g. its pressure
    • F24F11/74Control systems characterised by their outputs; Constructional details thereof for controlling the supply of treated air, e.g. its pressure for controlling air flow rate or air velocity
    • F24F11/77Control systems characterised by their outputs; Constructional details thereof for controlling the supply of treated air, e.g. its pressure for controlling air flow rate or air velocity by controlling the speed of ventilators
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02BCLIMATE CHANGE MITIGATION TECHNOLOGIES RELATED TO BUILDINGS, e.g. HOUSING, HOUSE APPLIANCES OR RELATED END-USER APPLICATIONS
    • Y02B30/00Energy efficient heating, ventilation or air conditioning [HVAC]
    • Y02B30/70Efficient control or regulation technologies, e.g. for control of refrigerant flow, motor or heating

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Theoretical Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • Mathematical Physics (AREA)
  • Software Systems (AREA)
  • Computer Hardware Design (AREA)
  • Signal Processing (AREA)
  • Data Mining & Analysis (AREA)
  • Mathematical Optimization (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Mechanical Engineering (AREA)
  • Pure & Applied Mathematics (AREA)
  • Computational Mathematics (AREA)
  • Mathematical Analysis (AREA)
  • Thermal Sciences (AREA)
  • Discrete Mathematics (AREA)
  • Algebra (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Databases & Information Systems (AREA)
  • Synchronisation In Digital Transmission Systems (AREA)
  • Information Transfer Systems (AREA)
  • Dc Digital Transmission (AREA)
  • Detection And Prevention Of Errors In Transmission (AREA)
  • Communication Control (AREA)
  • Peptides Or Proteins (AREA)
  • Medicines Containing Antibodies Or Antigens For Use As Internal Diagnostic Agents (AREA)
DE60221235T 2001-02-24 2002-02-25 Datenerfassungstechnik für die schnelle zeichengabe Expired - Lifetime DE60221235T2 (de)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US27112401P 2001-02-24 2001-02-24
US271124P 2001-02-24
PCT/US2002/005568 WO2002069552A1 (en) 2001-02-24 2002-02-25 Data capture technique for high speed signaling

Publications (2)

Publication Number Publication Date
DE60221235D1 true DE60221235D1 (de) 2007-08-30
DE60221235T2 DE60221235T2 (de) 2008-04-10

Family

ID=68499831

Family Applications (1)

Application Number Title Priority Date Filing Date
DE60221235T Expired - Lifetime DE60221235T2 (de) 2001-02-24 2002-02-25 Datenerfassungstechnik für die schnelle zeichengabe

Country Status (10)

Country Link
US (2) US7418068B2 (de)
EP (1) EP1378090B1 (de)
JP (1) JP3870162B2 (de)
KR (2) KR100612068B1 (de)
CN (2) CN1303774C (de)
AT (1) ATE367690T1 (de)
CA (1) CA2436412A1 (de)
DE (1) DE60221235T2 (de)
IL (1) IL157513A0 (de)
WO (1) WO2002069552A1 (de)

Families Citing this family (37)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR20010097375A (ko) * 2000-04-21 2001-11-08 이희창 빙정석 대용품 제법
US7490275B2 (en) 2001-02-02 2009-02-10 Rambus Inc. Method and apparatus for evaluating and optimizing a signaling system
US7076377B2 (en) * 2003-02-11 2006-07-11 Rambus Inc. Circuit, apparatus and method for capturing a representation of a waveform from a clock-data recovery (CDR) unit
US7627029B2 (en) 2003-05-20 2009-12-01 Rambus Inc. Margin test methods and circuits
US7590175B2 (en) * 2003-05-20 2009-09-15 Rambus Inc. DFE margin test methods and circuits that decouple sample and feedback timing
US7408981B2 (en) * 2003-05-20 2008-08-05 Rambus Inc. Methods and circuits for performing margining tests in the presence of a decision feedback equalizer
KR100617387B1 (ko) * 2004-02-18 2006-08-31 광주과학기술원 비동기식 이중선 버스를 이용한 데이터 전송 장치 및 그방법
US7983142B2 (en) 2004-03-30 2011-07-19 Intel Corporation Apparatus, systems, and methods for the reception and synchronization of asynchronous signals
US7924909B2 (en) * 2004-06-02 2011-04-12 Telefonaktiebolaget Lm Ericsson (Publ) Method and apparatus for interference cancellation in wireless receivers
JP4533715B2 (ja) * 2004-10-07 2010-09-01 川崎マイクロエレクトロニクス株式会社 位相比較器
CA2595598A1 (en) * 2005-02-04 2006-08-10 Cbl Systems Llc Redundant ethernet packet network management
US7970087B2 (en) * 2005-04-06 2011-06-28 Freescale Semiconductor, Inc. Eye center determination system and method
JP4718933B2 (ja) 2005-08-24 2011-07-06 富士通株式会社 並列信号のスキュー調整回路及びスキュー調整方法
US7587015B2 (en) * 2006-02-15 2009-09-08 Verigy (Singapore) Pte. Ltd. Asynchronous digital data capture
JP2007248379A (ja) * 2006-03-17 2007-09-27 Fujitsu Ltd 半導体装置及び半導体装置のテスト方法
US7889824B2 (en) * 2006-09-28 2011-02-15 Intel Corporation System and method for alignment of clock to data
US8108738B2 (en) * 2007-06-26 2012-01-31 International Business Machines Corporation Data eye monitor method and apparatus
US7703063B2 (en) * 2007-08-17 2010-04-20 International Business Machines Corporation Implementing memory read data eye stretcher
US7661084B2 (en) * 2007-08-17 2010-02-09 International Business Machines Corporation Implementing memory read data eye stretcher
JP2009104300A (ja) * 2007-10-22 2009-05-14 Denso Corp データ処理装置及びプログラム
US8208521B2 (en) * 2007-12-31 2012-06-26 Agere Systems Inc. Methods and apparatus for detecting a loss of lock condition in a clock and data recovery system
US8428195B2 (en) 2007-12-31 2013-04-23 Agere Systems Llc Methods and apparatus for detecting and decoding adaptive equalization training frames
US8121239B2 (en) * 2008-02-11 2012-02-21 Intel Corporation Unidirectional sweep training for an interconnect
WO2009134223A1 (en) * 2008-04-30 2009-11-05 Hewlett-Packard Development Company, L.P. Intentionally skewed optical clock signal distribution
JP5201208B2 (ja) 2008-06-03 2013-06-05 富士通株式会社 情報処理装置及びその制御方法
US9008196B2 (en) * 2011-04-28 2015-04-14 International Business Machines Corporation Updating interface settings for an interface
US9153198B2 (en) * 2012-09-25 2015-10-06 Ati Technologies Ulc Method and device for link over-training
JP6098171B2 (ja) * 2013-01-09 2017-03-22 富士通株式会社 信号処理回路
TWI514775B (zh) * 2013-07-22 2015-12-21 Realtek Semiconductor Corp 時脈邊緣偵測裝置與方法
US9660656B2 (en) * 2015-04-15 2017-05-23 Sandisk Technologies Llc Delay compensation
KR102645150B1 (ko) * 2016-12-30 2024-03-07 엘지디스플레이 주식회사 디스플레이 인터페이스 장치 및 그의 데이터 전송 방법
US10230360B2 (en) * 2017-06-16 2019-03-12 International Business Machines Corporation Increasing resolution of on-chip timing uncertainty measurements
CN110196825B (zh) * 2019-05-20 2020-11-20 中国科学院微电子研究所 并行数据同步发送的方法及系统
CN112013506B (zh) * 2019-05-31 2022-02-25 青岛海尔空调电子有限公司 用于通讯检测的方法及装置、空调
US10784874B1 (en) * 2020-02-05 2020-09-22 Intel Corporation All-digital voltage monitor (ADVM) with single-cycle latency
CN113468095B (zh) * 2021-07-07 2023-12-15 西北核技术研究所 高速串行传输数据相位对齐方法、存储介质及终端设备
CN117009267B (zh) * 2023-10-07 2024-01-30 成都博宇利华科技有限公司 源同步数据流中插入时间信息的方法

Family Cites Families (25)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4821296A (en) * 1987-08-26 1989-04-11 Bell Communications Research, Inc. Digital phase aligner with outrigger sampling
US5144525A (en) * 1990-09-27 1992-09-01 Tektronix, Inc. Analog acquisition system including a high speed timing generator
DE69218999T2 (de) * 1991-05-01 1997-10-23 Motorola Inc Breitbandiger digitaler Phasenausrichter
US5258933A (en) * 1992-08-27 1993-11-02 Quantum Corporation Timing control for PRML class IV sampling data detection channel
US5491722A (en) * 1992-12-21 1996-02-13 Communications Technology Corporation Eye pattern margin measurement and receiver stress detection device
DE69415378T2 (de) * 1993-04-05 1999-06-17 Koninklijke Philips Electronics N.V., Eindhoven Digitaler Phasenregelkreis
US5642386A (en) * 1994-06-30 1997-06-24 Massachusetts Institute Of Technology Data sampling circuit for a burst mode communication system
US5729597A (en) * 1995-05-16 1998-03-17 At&T Corp Service and information management system for a telecommunications network
US5852600A (en) 1995-06-07 1998-12-22 Mci Communications Corporation System and method for resolving substantially simultaneous bi-directional requests of spare capacity
US5844908A (en) * 1996-11-14 1998-12-01 Alcatel Network Systems, Inc. Digital delay system and method for digital cross connect telecommunication systems
JP3006524B2 (ja) * 1996-12-25 2000-02-07 日本電気株式会社 双方向遷移数削減インターフェース回路
JP2993463B2 (ja) * 1997-05-08 1999-12-20 日本電気株式会社 同期回路制御装置
US5968180A (en) * 1997-09-30 1999-10-19 Intel Corporation Data capture circuit for asynchronous data transfer
KR100261295B1 (ko) * 1997-12-03 2000-07-01 이계철 준안정이 고려된 디지털 위상 정렬장치
US6108794A (en) * 1998-02-24 2000-08-22 Agilent Technologies Signal comparison system and method for improving data analysis by determining transitions of a data signal with respect to a clock signal
JP3767997B2 (ja) 1998-02-27 2006-04-19 沖電気工業株式会社 ビット位相同期回路
US7206397B1 (en) * 1998-08-04 2007-04-17 At&T Corp. Method for allocating network resources
US6112283A (en) 1998-08-06 2000-08-29 Intel Corporation Out-of-order snooping for multiprocessor computer systems
US6341326B1 (en) * 1998-12-23 2002-01-22 Intel Corporation Method and apparatus for data capture using latches, delays, parallelism, and synchronization
US6516363B1 (en) * 1999-08-06 2003-02-04 Micron Technology, Inc. Output data path having selectable data rates
US6396329B1 (en) * 1999-10-19 2002-05-28 Rambus, Inc Method and apparatus for receiving high speed signals with low latency
US6452428B1 (en) * 1999-11-23 2002-09-17 Intel Corporation Slew rate control circuit
JP2001230824A (ja) * 2000-02-18 2001-08-24 Matsushita Electric Ind Co Ltd データ受信方式
US6617871B2 (en) * 2001-07-09 2003-09-09 Rambus Inc. Methods and apparatus for bi-directional signaling
US6868134B2 (en) * 2001-07-30 2005-03-15 Matsushita Electric Industrial Co., Ltd. Method and apparatus for recovering a clock signal from an asynchronous data signal

Also Published As

Publication number Publication date
KR100612068B1 (ko) 2006-08-14
JP2004531117A (ja) 2004-10-07
US7418068B2 (en) 2008-08-26
US20090028073A1 (en) 2009-01-29
CA2436412A1 (en) 2002-09-06
KR20060002014A (ko) 2006-01-06
JP3870162B2 (ja) 2007-01-17
EP1378090A1 (de) 2004-01-07
IL157513A0 (en) 2004-03-28
ATE367690T1 (de) 2007-08-15
EP1378090B1 (de) 2007-07-18
DE60221235T2 (de) 2008-04-10
US7817585B2 (en) 2010-10-19
KR100546971B1 (ko) 2006-01-31
US20040114698A1 (en) 2004-06-17
KR20030080028A (ko) 2003-10-10
EP1378090A4 (de) 2005-02-09
WO2002069552A1 (en) 2002-09-06
CN1529958A (zh) 2004-09-15
CN1901439A (zh) 2007-01-24
CN1303774C (zh) 2007-03-07
CN1901439B (zh) 2011-04-20

Similar Documents

Publication Publication Date Title
DE60221235D1 (de) Datenerfassungstechnik für die schnelle zeichengabe
EP1995910A3 (de) Synchronisierung eines geteilten Audio-, Video- oder eines anderen Datenstroms mit separaten Senken
EP0811928A3 (de) Datensynchronisierung zwischen zwei Geräten
EP0258062A3 (de) Digitaler Datenpuffer und variables Schieberegister
TW200643971A (en) High-speed interface circuit for semiconductor memory chips and memory system including semiconductor memory chips
DE60035679D1 (de) Gigabit-ethernt mit zeitverschiebungen zwischen verdrillten leitungspaaren
CA2349344A1 (en) Reducing waiting time jitter
TW200717239A (en) Semiconductor integrated circuit device
EP1283615A3 (de) Rückschleifleitungstest für Höchstgeschwindigkeitsanwendungen
TW200801891A (en) Dynamic timing adjustment in a circuit device
EP0810508A3 (de) Datenübertragung mit Sendersynchronisation ohne Zeitstrafe wegen Resynchronisation
DE69531223D1 (de) Verfahren und anordnung zur datenpaketübertragung
TW200639808A (en) Signal processing circuits and methods, and memory systems
WO1999038295A8 (en) Method and apparatus for source synchronous data transfer
TW200711302A (en) A dynamic input setup/hold time improvement architecture
TW201303716A (zh) 先入先出裝置及其實現方法
CA2410506A1 (en) Method and apparatus for summing asynchronous signal samples
EP0530846A3 (en) Bus coupling interface
EP1560360A3 (de) Variable Bitphasenabtastung mit minimalen Synchronisationsverlust
MY118113A (en) Method and apparatus for testing integrated circuit chips that output clocks for timing
TW430803B (en) Clock synchronous memory
EP0962851A3 (de) Zeitschaltung die einen Taktbaum als eine Verzögerungsanordnung verwendet
WO2000000893A3 (en) Memory arrangement based on rate conversion
TW200634481A (en) Globally asynchronous locally synchronous systems
SE9500081L (sv) Dataöverföringssystem

Legal Events

Date Code Title Description
8364 No opposition during term of opposition
8320 Willingness to grant licences declared (paragraph 23)